Optimizing Test Architecture for TSV Based 3D Stacked ICs Using Hard SOCs

S. Roy, C. Giri, A. Chakraborty, Subhro Mukherjee, D. K. Das, H. Rahaman
{"title":"Optimizing Test Architecture for TSV Based 3D Stacked ICs Using Hard SOCs","authors":"S. Roy, C. Giri, A. Chakraborty, Subhro Mukherjee, D. K. Das, H. Rahaman","doi":"10.1109/ISED.2011.29","DOIUrl":null,"url":null,"abstract":"In this paper we have addressed the test infrastructure design for TSV based 3D stacked IC (3D SIC). Each of the die consisting of one or more hard SOCs. Main objective of this work is to design the test architecture for the 3D SIC so that overall test time can be optimized. To prove the efficiency of our proposed algorithm we have considered a 3D stacked IC (SIC) using 5 standard SOCs. Obtained test results show that our proposed solution can achieve up to 59 % reduction in test time compared to the baseline method of sequentially testing all the dies in the stack. We have also shown that increasing the number of test access mechanism (TAM) and through silicon vias (TSVs) help in the reduction of test time but the increase in the number of TAM is unnecessary after a certain limit. In this work we have assumed that the different dies in different layers may consist of two SOCs as opposed to previous work, where each die consists of single SOC.","PeriodicalId":349073,"journal":{"name":"2011 International Symposium on Electronic System Design","volume":"27 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-12-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 International Symposium on Electronic System Design","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISED.2011.29","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

In this paper we have addressed the test infrastructure design for TSV based 3D stacked IC (3D SIC). Each of the die consisting of one or more hard SOCs. Main objective of this work is to design the test architecture for the 3D SIC so that overall test time can be optimized. To prove the efficiency of our proposed algorithm we have considered a 3D stacked IC (SIC) using 5 standard SOCs. Obtained test results show that our proposed solution can achieve up to 59 % reduction in test time compared to the baseline method of sequentially testing all the dies in the stack. We have also shown that increasing the number of test access mechanism (TAM) and through silicon vias (TSVs) help in the reduction of test time but the increase in the number of TAM is unnecessary after a certain limit. In this work we have assumed that the different dies in different layers may consist of two SOCs as opposed to previous work, where each die consists of single SOC.
基于硬soc的TSV 3D堆叠ic测试架构优化
本文讨论了基于TSV的3D堆叠IC (3D SIC)的测试基础架构设计。每个模块由一个或多个硬soc组成。本工作的主要目的是设计3D SIC的测试架构,以优化整体测试时间。为了证明我们提出的算法的效率,我们考虑了使用5个标准soc的3D堆叠IC (SIC)。测试结果表明,与连续测试堆叠中所有模具的基准方法相比,我们提出的解决方案可将测试时间减少59%。我们还表明,增加测试访问机制(TAM)和通过硅孔(tsv)的数量有助于减少测试时间,但TAM数量的增加在一定限度后是不必要的。在这项工作中,我们假设不同层中的不同模具可能由两个SOC组成,而不是以前的工作,其中每个模具由单个SOC组成。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信