Development of bonding process for high density fine pitch micro bump interconnections with wafer level underfill for 3D applications

V. S. Rao, S. Chong, C. Zhaohui, J. Aw, Eva Wai Leong Ching, Hwang Gilho, D. M. Fernandez
{"title":"Development of bonding process for high density fine pitch micro bump interconnections with wafer level underfill for 3D applications","authors":"V. S. Rao, S. Chong, C. Zhaohui, J. Aw, Eva Wai Leong Ching, Hwang Gilho, D. M. Fernandez","doi":"10.1109/EPTC.2013.6745779","DOIUrl":null,"url":null,"abstract":"Realization of 3D IC packaging is mainly depends on the success of fine pitch micro bump bonding process for thin chips stacking and reliability of micro bump interconnections between stacked chips. The uniformity of micro bumps is the critical requirement to achieve good micro bump bonding, and the chip warpage during bonding and underfilling of micro gaps between stacked chips is key challenge in 3D IC packaging. In this work, The FEM modeling and simulations has been carried out to understand the effect of the package parametric on chip warpage and results revealed that chip thickness and substrate thickness has significant effect on chip warpage. The warpage of the test chip with TSVs is lower when compared to test vehicle without TSVs. The fabrication process has been optimized to achieve uniform high density fine pitch micro bumps of 10 μm diameter at 20 μm pitch. Flip chip bonding processes for 20 μm pitch micro bumps with and without pre-applied wafer level underfill material are optimized using conventional reflow and thermal compression bonding (TCB) respectively. Capillary underfill process is also optimized for micro gaps of less than 20 μm and achieved void free underfilling. Thermal compression bonding temperature and force profiles are optimized for micro bumps with pre-applied wafer level underfill material, and achieved good micro bump joints with void free underfilling. Cross-sectional analysis revealed good micro bump joints with and without pre-applied underfill materials and CSAM analysis revealed void free underfilling is feasible using capillary underfilling as well as TCB with pre-applied wafer level underfill. Finally, this paper demonstrated bonding process for high density fine pitch micro bumps for thin large chips stacking which required for 3D IC packaging application.","PeriodicalId":210691,"journal":{"name":"2013 IEEE 15th Electronics Packaging Technology Conference (EPTC 2013)","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE 15th Electronics Packaging Technology Conference (EPTC 2013)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPTC.2013.6745779","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

Abstract

Realization of 3D IC packaging is mainly depends on the success of fine pitch micro bump bonding process for thin chips stacking and reliability of micro bump interconnections between stacked chips. The uniformity of micro bumps is the critical requirement to achieve good micro bump bonding, and the chip warpage during bonding and underfilling of micro gaps between stacked chips is key challenge in 3D IC packaging. In this work, The FEM modeling and simulations has been carried out to understand the effect of the package parametric on chip warpage and results revealed that chip thickness and substrate thickness has significant effect on chip warpage. The warpage of the test chip with TSVs is lower when compared to test vehicle without TSVs. The fabrication process has been optimized to achieve uniform high density fine pitch micro bumps of 10 μm diameter at 20 μm pitch. Flip chip bonding processes for 20 μm pitch micro bumps with and without pre-applied wafer level underfill material are optimized using conventional reflow and thermal compression bonding (TCB) respectively. Capillary underfill process is also optimized for micro gaps of less than 20 μm and achieved void free underfilling. Thermal compression bonding temperature and force profiles are optimized for micro bumps with pre-applied wafer level underfill material, and achieved good micro bump joints with void free underfilling. Cross-sectional analysis revealed good micro bump joints with and without pre-applied underfill materials and CSAM analysis revealed void free underfilling is feasible using capillary underfilling as well as TCB with pre-applied wafer level underfill. Finally, this paper demonstrated bonding process for high density fine pitch micro bumps for thin large chips stacking which required for 3D IC packaging application.
三维应用晶圆级底填料高密度细间距微凸点互连键合工艺的发展
3D集成电路封装的实现主要取决于薄芯片堆叠的微凸点键合工艺的成功和堆叠芯片之间微凸点互连的可靠性。微凸点的均匀性是实现良好微凸点键合的关键要求,而键合过程中的芯片翘曲和堆叠芯片之间微间隙的欠填充是三维集成电路封装的关键挑战。本文通过有限元建模和仿真研究了封装参数对芯片翘曲的影响,结果表明,芯片厚度和衬底厚度对芯片翘曲有显著影响。与不带tsv的测试车相比,带tsv的测试芯片的翘曲量更低。优化了制备工艺,在20 μm的间距上实现了直径为10 μm的高密度细间距微凸起。采用传统回流焊和热压缩焊(TCB)分别优化了20 μm间距微凸点的倒装芯片键合工艺。对毛细管下填工艺进行了优化,实现了微间隙小于20 μm的无空隙下填。采用晶圆级预填充材料对微凸点进行了热压缩键合温度和力分布优化,获得了良好的无空隙微凸点连接。横截面分析显示,无论是否预先应用底填材料,都能获得良好的微凹凸接缝;CSAM分析显示,使用毛细管底填和预先应用晶圆级底填的TCB进行无空隙底填是可行的。最后,本文演示了用于3D集成电路封装应用的薄芯片堆叠的高密度细间距微凸点的键合工艺。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信