K. Higashitani, H. Honda, K. Ueda, M. Hatanaka, S. Nagao
{"title":"A novel CBi-CMOS technology by DIIP process","authors":"K. Higashitani, H. Honda, K. Ueda, M. Hatanaka, S. Nagao","doi":"10.1109/VLSIT.1990.111016","DOIUrl":null,"url":null,"abstract":"To realize high performance mixed analog and digital ASICs, a novel CBi-CMOS technology is proposed. This technology, called DIIP (double-implanted and isolated P-well) CBi-CMOS technology, is characterized by a structure with vertical NPN, PNP and CMOS structures on the same chip. In this structure, a vertical PNP transistor and NMOS transistor are fabricated in a P-well, which is isolated from the P-type substrate by the N+ buried layer and has a deep P+ region created by high-energy ion implantation. This deep P+ region acts as a subcollector for the vertical PNP transistor and as a punch-through barrier from the N+ source/drain of the NMOS transistor to the N+ buried layer. Since the P-well is separated from the substrate, a dual power supply can be used for linear circuits","PeriodicalId":441541,"journal":{"name":"Digest of Technical Papers.1990 Symposium on VLSI Technology","volume":"95 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1990-06-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Digest of Technical Papers.1990 Symposium on VLSI Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIT.1990.111016","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10
Abstract
To realize high performance mixed analog and digital ASICs, a novel CBi-CMOS technology is proposed. This technology, called DIIP (double-implanted and isolated P-well) CBi-CMOS technology, is characterized by a structure with vertical NPN, PNP and CMOS structures on the same chip. In this structure, a vertical PNP transistor and NMOS transistor are fabricated in a P-well, which is isolated from the P-type substrate by the N+ buried layer and has a deep P+ region created by high-energy ion implantation. This deep P+ region acts as a subcollector for the vertical PNP transistor and as a punch-through barrier from the N+ source/drain of the NMOS transistor to the N+ buried layer. Since the P-well is separated from the substrate, a dual power supply can be used for linear circuits