A scaled 1.8 V, 0.18 /spl mu/m gate length CMOS technology: device design and reliability considerations

M. Rodder, S. Aur, I. Chen
{"title":"A scaled 1.8 V, 0.18 /spl mu/m gate length CMOS technology: device design and reliability considerations","authors":"M. Rodder, S. Aur, I. Chen","doi":"10.1109/IEDM.1995.499227","DOIUrl":null,"url":null,"abstract":"Device design improvements for scaling to a high performance 1.8 V, 0.18 /spl mu/m gate length CMOS technology are presented. nMOS with nominal I/sub drive/(I/sub drive//sup nom/)=55 /spl mu/A//spl mu/m drive (with t/sub ox//sup acc/=43 /spl Aring/, t/sub ox//sup inv/=49 /spl Aring/ from C-V at V/sub gb/=-4, +2.5V), R/sub sd/<280 /spl Omega/-/spl mu/m, L/sub g//sup min/ (minimum gate length at I/sub off/=1 nA//spl mu/m)=0.16 /spl mu/m, and hot carrier lifetime /spl Gt/10 years is achieved. Increased As HDD dose, pocket implant, and RTA HDD anneal are required for simultaneous high I/sub drive//sup nom/, high carrier velocity vs. DIBL, and L/sub g//sup min/=0.16 /spl mu/m. pMOS with L/sub g//sup min/=0.16 /spl mu/m and with I/sub drive//sup nom/=220 /spl mu//spl alpha///spl mu/m is achieved. BF/sub 2/ HDD plus RTA HDD anneal prior to sidewall deposition to eliminate interstitial enhanced B tail diffusion are utilized to form more abrupt pMOS HDD junctions. Super-steep retrograde (SSR) As channel profile reduces SCE and increases v/sub eff/ (and I/sub drive/) vs. DIBL, but decreases v/sub eff/ (and I/sub drive/) vs. I/sub off/, compared to a non-SSR profile. pMOS (I/sub drive//sup nom/)=220 /spl mu/A//spl mu/m (with non-SSR profile) and nMOS I/sub drive//sup nom/)=550 /spl mu/A//spl mu/m result in a 30% improvement in speed for the 1.8 V, 0.18 /spl mu/m technology compared to a prior 2.5 V, 0.25 /spl mu/m technology.","PeriodicalId":137564,"journal":{"name":"Proceedings of International Electron Devices Meeting","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-12-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"34","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of International Electron Devices Meeting","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEDM.1995.499227","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 34

Abstract

Device design improvements for scaling to a high performance 1.8 V, 0.18 /spl mu/m gate length CMOS technology are presented. nMOS with nominal I/sub drive/(I/sub drive//sup nom/)=55 /spl mu/A//spl mu/m drive (with t/sub ox//sup acc/=43 /spl Aring/, t/sub ox//sup inv/=49 /spl Aring/ from C-V at V/sub gb/=-4, +2.5V), R/sub sd/<280 /spl Omega/-/spl mu/m, L/sub g//sup min/ (minimum gate length at I/sub off/=1 nA//spl mu/m)=0.16 /spl mu/m, and hot carrier lifetime /spl Gt/10 years is achieved. Increased As HDD dose, pocket implant, and RTA HDD anneal are required for simultaneous high I/sub drive//sup nom/, high carrier velocity vs. DIBL, and L/sub g//sup min/=0.16 /spl mu/m. pMOS with L/sub g//sup min/=0.16 /spl mu/m and with I/sub drive//sup nom/=220 /spl mu//spl alpha///spl mu/m is achieved. BF/sub 2/ HDD plus RTA HDD anneal prior to sidewall deposition to eliminate interstitial enhanced B tail diffusion are utilized to form more abrupt pMOS HDD junctions. Super-steep retrograde (SSR) As channel profile reduces SCE and increases v/sub eff/ (and I/sub drive/) vs. DIBL, but decreases v/sub eff/ (and I/sub drive/) vs. I/sub off/, compared to a non-SSR profile. pMOS (I/sub drive//sup nom/)=220 /spl mu/A//spl mu/m (with non-SSR profile) and nMOS I/sub drive//sup nom/)=550 /spl mu/A//spl mu/m result in a 30% improvement in speed for the 1.8 V, 0.18 /spl mu/m technology compared to a prior 2.5 V, 0.25 /spl mu/m technology.
一种缩放1.8 V, 0.18 /spl mu/m栅极长度的CMOS技术:器件设计和可靠性考虑
提出了器件设计的改进,以达到1.8 V、0.18 /spl mu/m栅极长度的高性能CMOS技术。nMOS标称I/sub drive/(I/sub drive//sup nom/)=55 /spl mu/A//spl mu/m驱动器(t/sub ox//sup acc/=43 /spl Aring/, t/sub ox//sup inv/=49 /spl Aring/从C-V V/sub gb/=-4, +2.5V), R/sub sd/<280 /spl Omega/-/spl mu/m, L/sub g/ sup min/ (I/sub off/=1 nA//spl mu/m时最小栅极长度)=0.16 /spl mu/m,热载流子寿命/spl Gt/10年。同时需要增加As HDD剂量,口袋植入和RTA HDD退火以获得高I/sub drive//sup nom/,高载流子速度vs. DIBL, L/sub g//sup min/=0.16 /spl mu/m。实现了L/sub g//sup min/=0.16 /spl mu/m和I/sub drive//sup nom/=220 /spl mu//spl alpha///spl mu/m的pMOS。采用BF/sub 2/ HDD + RTA HDD退火,在侧壁沉积之前消除间隙增强的B尾扩散,形成更突兀的pMOS HDD结。超陡逆行(SSR):与非SSR剖面相比,通道剖面降低SCE,增加v/sub - eff/(和I/sub - drive/),但减少v/sub - eff/(和I/sub - drive/)和I/sub - off/。pMOS (I/sub drive//sup nom/)=220 /spl mu/A//spl mu/m(非ssr配置文件)和nMOS I/sub drive//sup nom/)=550 /spl mu/A//spl mu/m与之前的2.5 V, 0.25 /spl mu/m技术相比,1.8 V, 0.18 /spl mu/m技术的速度提高了30%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信