{"title":"A 1.6–880MHz synthesizable ADPLL in 0.13um CMOS","authors":"Hsiang-Hui Chang, Shang-Ming Lee, Chao-Wen Chou, Yu-Tung Chang, Yi-Li Cheng","doi":"10.1109/VDAT.2008.4542400","DOIUrl":null,"url":null,"abstract":"A synthesizable all digital phase-locked loop (ADPLL) with an improved DCO and a frequency-bouncing-reduced algorithm is presented. The ADPLL covers 1.6-880 MHz frequency range while maintaining high frequency resolution. The synthesizable ADPLL can be easily migrated to different processes and foundries; requires less design time and maintain effort; and directly benefit from CMOS technology scaling. The PLL is fabricated in a 0.13-mum 1P6M high-Vt CMOS process and occupies an active area of 220 x 220 um2. The PLL consumes a maximum power of 16 mW and has 114 ps peak-to-peak jitter at 880 MHz.","PeriodicalId":156790,"journal":{"name":"2008 IEEE International Symposium on VLSI Design, Automation and Test (VLSI-DAT)","volume":"52 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-04-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 IEEE International Symposium on VLSI Design, Automation and Test (VLSI-DAT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VDAT.2008.4542400","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12
Abstract
A synthesizable all digital phase-locked loop (ADPLL) with an improved DCO and a frequency-bouncing-reduced algorithm is presented. The ADPLL covers 1.6-880 MHz frequency range while maintaining high frequency resolution. The synthesizable ADPLL can be easily migrated to different processes and foundries; requires less design time and maintain effort; and directly benefit from CMOS technology scaling. The PLL is fabricated in a 0.13-mum 1P6M high-Vt CMOS process and occupies an active area of 220 x 220 um2. The PLL consumes a maximum power of 16 mW and has 114 ps peak-to-peak jitter at 880 MHz.