Stacked chip scale packages: manufacturing issues, reliability results, and cost analysis

J. Demmin, D. Baker, Wael Zohni
{"title":"Stacked chip scale packages: manufacturing issues, reliability results, and cost analysis","authors":"J. Demmin, D. Baker, Wael Zohni","doi":"10.1109/IEMT.2003.1225908","DOIUrl":null,"url":null,"abstract":"System requirements for high density packaging have driven the development of chip scale package (CSP) technology. Continuing pressure for improved performance and reduced cost is dictating even greater improvements in functional density. A prime example of this can be found in the escalating requirements for DRAM and other memory modules. Functional integration within the silicon and bare chip stacking are two approaches to these challenges, but they present problems related to cost, time-to-market, testing, and business logistics. Stacking of tested CSPs - rather than bare chips-can address each of the issues because of increased design flexibility, the ability to extend the life of existing products, an established manufacturing infrastructure, and elimination of the technical and business challenges associated with procuring and testing bare die. With proper design, CSP stacking is a straightforward extension of standard packaging and surface mount processes. This paper reviews the manufacturing flow for one such stacked CSP technology, the /spl mu/Z/sup TM/-Ball Stack package. For any such high volume process, reliability is a critical issue, and reliability results for stacked CSP structures are presented. Most often, cost is the ultimate deciding factor in the selection of manufacturing technology, and a detailed cost analysis of package stacking versus die stacking is also presented. Much of the benefit can be found in the impact of the packaging technology on other parts of the supply chain, so the scope of the cost analysis extends beyond just the cost of the package. This approach can be used for analysis of any CSP stacking technology.","PeriodicalId":106415,"journal":{"name":"IEEE/CPMT/SEMI 28th International Electronics Manufacturing Technology Symposium, 2003. IEMT 2003.","volume":"87 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-07-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE/CPMT/SEMI 28th International Electronics Manufacturing Technology Symposium, 2003. IEMT 2003.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEMT.2003.1225908","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10

Abstract

System requirements for high density packaging have driven the development of chip scale package (CSP) technology. Continuing pressure for improved performance and reduced cost is dictating even greater improvements in functional density. A prime example of this can be found in the escalating requirements for DRAM and other memory modules. Functional integration within the silicon and bare chip stacking are two approaches to these challenges, but they present problems related to cost, time-to-market, testing, and business logistics. Stacking of tested CSPs - rather than bare chips-can address each of the issues because of increased design flexibility, the ability to extend the life of existing products, an established manufacturing infrastructure, and elimination of the technical and business challenges associated with procuring and testing bare die. With proper design, CSP stacking is a straightforward extension of standard packaging and surface mount processes. This paper reviews the manufacturing flow for one such stacked CSP technology, the /spl mu/Z/sup TM/-Ball Stack package. For any such high volume process, reliability is a critical issue, and reliability results for stacked CSP structures are presented. Most often, cost is the ultimate deciding factor in the selection of manufacturing technology, and a detailed cost analysis of package stacking versus die stacking is also presented. Much of the benefit can be found in the impact of the packaging technology on other parts of the supply chain, so the scope of the cost analysis extends beyond just the cost of the package. This approach can be used for analysis of any CSP stacking technology.
堆叠芯片规模封装:制造问题、可靠性结果和成本分析
高密度封装的系统需求推动了芯片级封装(CSP)技术的发展。提高性能和降低成本的持续压力决定了功能密度的更大改进。一个典型的例子是对DRAM和其他内存模块的需求不断上升。硅片内的功能集成和裸片堆叠是应对这些挑战的两种方法,但它们提出了与成本、上市时间、测试和业务物流相关的问题。经过测试的csp(而不是裸芯片)的堆叠可以解决每个问题,因为增加了设计灵活性,延长现有产品寿命的能力,建立了制造基础设施,并消除了与采购和测试裸模具相关的技术和业务挑战。通过适当的设计,CSP堆叠是标准封装和表面贴装工艺的直接延伸。本文综述了一种堆叠式CSP技术/spl mu/Z/sup TM/-Ball Stack封装的制造流程。对于任何这样的大容量工艺,可靠性都是一个关键问题,并给出了堆叠CSP结构的可靠性结果。大多数情况下,成本是选择制造技术的最终决定因素,并且还介绍了封装堆叠与模具堆叠的详细成本分析。许多好处可以在包装技术对供应链其他部分的影响中找到,因此成本分析的范围超出了包装的成本。该方法可用于分析任何CSP堆叠技术。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信