Dhiraj Goswami, Kun-Han Tsai, M. Kassab, Takeo Kobayashi, J. Rajski, B. Swanson, Darryl Walters, Yasuo Sato, Toshiharu Asaka, T. Aikyo
{"title":"At-Speed Testing with Timing Exceptions and Constraints-Case Studies","authors":"Dhiraj Goswami, Kun-Han Tsai, M. Kassab, Takeo Kobayashi, J. Rajski, B. Swanson, Darryl Walters, Yasuo Sato, Toshiharu Asaka, T. Aikyo","doi":"10.1109/ATS.2006.26","DOIUrl":null,"url":null,"abstract":"In order to generate correct at-speed scan patterns, the effect of timing exceptions and constraints needs to be considered during test generation. A path-oriented approach to handle timing exception paths during at-speed ATPG has been presented in (Vorisek et al., 2006). The new method has been applied to and tested on many example circuits at Semiconductor Technology Academic Research (STARC). This paper presents a sample of these test cases, and illustrates how the proposed method generates correct-by-construction at-speed patterns on these circuits without pessimism","PeriodicalId":242530,"journal":{"name":"2006 15th Asian Test Symposium","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-11-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 15th Asian Test Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATS.2006.26","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 13
Abstract
In order to generate correct at-speed scan patterns, the effect of timing exceptions and constraints needs to be considered during test generation. A path-oriented approach to handle timing exception paths during at-speed ATPG has been presented in (Vorisek et al., 2006). The new method has been applied to and tested on many example circuits at Semiconductor Technology Academic Research (STARC). This paper presents a sample of these test cases, and illustrates how the proposed method generates correct-by-construction at-speed patterns on these circuits without pessimism
为了生成正确的高速扫描模式,在测试生成过程中需要考虑定时异常和约束的影响。在(Vorisek et al., 2006)中提出了一种面向路径的方法来处理高速ATPG期间的定时异常路径。该方法已在半导体技术学术研究中心(STARC)的多个实例电路中得到应用和测试。本文给出了这些测试用例的一个示例,并说明了所提出的方法如何在这些电路上快速生成结构正确模式而不悲观