Characterization of microprocessor chip stress distributions during component packaging and thermal cycling

J. Roberts, S. Hussain, M. Rahim, M. Motalab, J. Suhling, R. Jaeger, P. Lall, Ron Zhang
{"title":"Characterization of microprocessor chip stress distributions during component packaging and thermal cycling","authors":"J. Roberts, S. Hussain, M. Rahim, M. Motalab, J. Suhling, R. Jaeger, P. Lall, Ron Zhang","doi":"10.1109/ECTC.2010.5490655","DOIUrl":null,"url":null,"abstract":"On-chip piezoresistive stress sensors represent a unique approach for characterizing stresses in silicon die embedded within complicated packaging architectures. In this work, we have used test chips containing such sensors to measure the stresses induced in microprocessor die after various steps of the assembly process, as well as to continuously characterize the in-situ die surface stress during slow temperature changes and thermal cycling experiments. The utilized (111) silicon sensor rosettes were able to measure the complete three-dimensional stress state (all 6 stress components) at each sensor site being monitored by the data acquisition hardware. The test chips had dimensions of 20 × 20 mm, and 3600 lead free solder interconnects (full area array) were used to connect the chips to high CTE ceramic chip carriers. Before packaging, the sensor resistances were measured by directly probing the test chip wafers. The chips were then diced, reflowed to the ceramic substrate, and then underfilled and cured. Finally, a metallic lid was attached to complete the ceramic LGA package. After every packaging step (solder reflow, underfill dispense and cure, lid attachment and adhesive cure), the sensor resistances were re-measured, so that the die stresses induced by each assembly operation could be characterized. A set of low stress test fixtures was developed to eliminate clamping induced stresses being generated during the sensor resistance measurements. The build-up of the die stresses was found to be monotonically increasing, and the relative severity of each assembly step was judged and compared. In addition, finite element models of the packaging process were developed and correlated with the test chip data. This combined approach allowed for various material sets (solders, underfills, TIM materials, lid metals, and lid adhesives) to be analyzed and rated for their contribution to the die stress level. After first level packaging of the chips on the ceramic chip carriers, experiments have been performed to analyze the effects of slow (quasi-static) temperature changes and thermal cycling on the die stresses. Thermal cycling of selected parts was performed from 0 to 100 C (40 minute cycle, 10 minute ramps and dwells). After various durations of cycling, the sensor resistances at critical locations on the die device surface (e.g. die center and die corners) were recorded. From the resistance data, the stresses at each site were calculated and plotted versus time.","PeriodicalId":429629,"journal":{"name":"2010 Proceedings 60th Electronic Components and Technology Conference (ECTC)","volume":"2676 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"20","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 Proceedings 60th Electronic Components and Technology Conference (ECTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.2010.5490655","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 20

Abstract

On-chip piezoresistive stress sensors represent a unique approach for characterizing stresses in silicon die embedded within complicated packaging architectures. In this work, we have used test chips containing such sensors to measure the stresses induced in microprocessor die after various steps of the assembly process, as well as to continuously characterize the in-situ die surface stress during slow temperature changes and thermal cycling experiments. The utilized (111) silicon sensor rosettes were able to measure the complete three-dimensional stress state (all 6 stress components) at each sensor site being monitored by the data acquisition hardware. The test chips had dimensions of 20 × 20 mm, and 3600 lead free solder interconnects (full area array) were used to connect the chips to high CTE ceramic chip carriers. Before packaging, the sensor resistances were measured by directly probing the test chip wafers. The chips were then diced, reflowed to the ceramic substrate, and then underfilled and cured. Finally, a metallic lid was attached to complete the ceramic LGA package. After every packaging step (solder reflow, underfill dispense and cure, lid attachment and adhesive cure), the sensor resistances were re-measured, so that the die stresses induced by each assembly operation could be characterized. A set of low stress test fixtures was developed to eliminate clamping induced stresses being generated during the sensor resistance measurements. The build-up of the die stresses was found to be monotonically increasing, and the relative severity of each assembly step was judged and compared. In addition, finite element models of the packaging process were developed and correlated with the test chip data. This combined approach allowed for various material sets (solders, underfills, TIM materials, lid metals, and lid adhesives) to be analyzed and rated for their contribution to the die stress level. After first level packaging of the chips on the ceramic chip carriers, experiments have been performed to analyze the effects of slow (quasi-static) temperature changes and thermal cycling on the die stresses. Thermal cycling of selected parts was performed from 0 to 100 C (40 minute cycle, 10 minute ramps and dwells). After various durations of cycling, the sensor resistances at critical locations on the die device surface (e.g. die center and die corners) were recorded. From the resistance data, the stresses at each site were calculated and plotted versus time.
微处理器芯片在元件封装和热循环过程中的应力分布特征
片上压阻应力传感器代表了一种独特的方法,用于表征复杂封装架构中嵌入的硅芯片中的应力。在这项工作中,我们使用了包含这种传感器的测试芯片来测量微处理器模具在组装过程的各个步骤后产生的应力,以及在缓慢温度变化和热循环实验中连续表征原位模具表面应力。所使用的(111)硅传感器花环能够在数据采集硬件监测的每个传感器位置测量完整的三维应力状态(所有6个应力分量)。测试芯片尺寸为20 × 20 mm,采用3600无铅焊料互连(全面积阵列)将芯片连接到高CTE陶瓷芯片载体上。在封装之前,传感器电阻是通过直接探测测试芯片晶圆来测量的。然后将芯片切成小块,回流到陶瓷基板上,然后进行欠填充和固化。最后,在陶瓷LGA封装上加上一个金属盖子。在每个封装步骤(焊料回流、下填充料分配和固化、盖子附着和粘合剂固化)之后,重新测量传感器电阻,以便表征每个组装操作引起的模具应力。开发了一套低应力测试夹具,以消除传感器电阻测量过程中产生的夹紧应力。发现模具应力的积累是单调增加的,并对每个装配步骤的相对严重性进行了判断和比较。此外,还建立了封装过程的有限元模型,并与测试芯片数据进行了关联。这种组合方法允许对各种材料集(焊料、底料、TIM材料、盖子金属和盖子粘合剂)进行分析和评估,以确定它们对模具应力水平的贡献。芯片在陶瓷芯片载体上进行一级封装后,通过实验分析了缓慢(准静态)温度变化和热循环对模具应力的影响。对所选部件进行从0到100℃的热循环(40分钟循环,10分钟斜坡和停留)。在不同的循环时间后,记录在模具器件表面关键位置(如模具中心和模具角)的传感器电阻。根据阻力数据,计算每个位置的应力并绘制随时间变化的图。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信