{"title":"Measurement and simulation of stacked die thermal resistances","authors":"B. Joiner, J. M. de Oca, S. Neelakantan","doi":"10.1109/TCAPT.2009.2028813","DOIUrl":null,"url":null,"abstract":"Packages with multiple die provide additional challenges when documenting their thermal performance. To explore the thermal performance of multi-chip packages, stacked die configurations were chosen with the die stacked upon each other. A plastic ball grid array package (PBGA) was thermally tested with three die configurations. The thermal performance of the package was determined using the JEDEC 51 specifications. The package was also simulated using a finite element simulation to better illustrate the package performance. In addition, the validity of the superposition technique was evaluated in the determination of junction temperatures with change in power of the various die","PeriodicalId":222515,"journal":{"name":"Twenty-Second Annual IEEE Semiconductor Thermal Measurement And Management Symposium","volume":"119 6","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-10-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Twenty-Second Annual IEEE Semiconductor Thermal Measurement And Management Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TCAPT.2009.2028813","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12
Abstract
Packages with multiple die provide additional challenges when documenting their thermal performance. To explore the thermal performance of multi-chip packages, stacked die configurations were chosen with the die stacked upon each other. A plastic ball grid array package (PBGA) was thermally tested with three die configurations. The thermal performance of the package was determined using the JEDEC 51 specifications. The package was also simulated using a finite element simulation to better illustrate the package performance. In addition, the validity of the superposition technique was evaluated in the determination of junction temperatures with change in power of the various die