Measurement and simulation of stacked die thermal resistances

B. Joiner, J. M. de Oca, S. Neelakantan
{"title":"Measurement and simulation of stacked die thermal resistances","authors":"B. Joiner, J. M. de Oca, S. Neelakantan","doi":"10.1109/TCAPT.2009.2028813","DOIUrl":null,"url":null,"abstract":"Packages with multiple die provide additional challenges when documenting their thermal performance. To explore the thermal performance of multi-chip packages, stacked die configurations were chosen with the die stacked upon each other. A plastic ball grid array package (PBGA) was thermally tested with three die configurations. The thermal performance of the package was determined using the JEDEC 51 specifications. The package was also simulated using a finite element simulation to better illustrate the package performance. In addition, the validity of the superposition technique was evaluated in the determination of junction temperatures with change in power of the various die","PeriodicalId":222515,"journal":{"name":"Twenty-Second Annual IEEE Semiconductor Thermal Measurement And Management Symposium","volume":"119 6","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-10-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Twenty-Second Annual IEEE Semiconductor Thermal Measurement And Management Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TCAPT.2009.2028813","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

Abstract

Packages with multiple die provide additional challenges when documenting their thermal performance. To explore the thermal performance of multi-chip packages, stacked die configurations were chosen with the die stacked upon each other. A plastic ball grid array package (PBGA) was thermally tested with three die configurations. The thermal performance of the package was determined using the JEDEC 51 specifications. The package was also simulated using a finite element simulation to better illustrate the package performance. In addition, the validity of the superposition technique was evaluated in the determination of junction temperatures with change in power of the various die
叠模热阻的测量与仿真
多芯片封装在记录其热性能时带来了额外的挑战。为了探索多芯片封装的热性能,我们选择了堆叠的晶片结构,晶片相互堆叠。对一种塑料球栅阵列封装(PBGA)进行了三种芯片结构的热测试。使用JEDEC 51规范确定了封装的热性能。为了更好地说明封装的性能,还对封装进行了有限元仿真。此外,还评价了叠加技术在确定结温随各种模具功率变化的有效性
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信