Via Size Optimization for Optimum Circuit Performance at 3 nm node

Sushant Mittal, A. Pal, Mehdi Saremi, E. Bazizi, B. Alexander, B. Ayyagari
{"title":"Via Size Optimization for Optimum Circuit Performance at 3 nm node","authors":"Sushant Mittal, A. Pal, Mehdi Saremi, E. Bazizi, B. Alexander, B. Ayyagari","doi":"10.23919/SISPAD49475.2020.9241685","DOIUrl":null,"url":null,"abstract":"Via size and placement for layer-to-layer connection needs careful assessment. Small via size offers compact pitch and denser connections between metal layers, while larger via size offers reduced resistance for better performance. In this paper, an optimization scheme for via size is presented, without changing the density of via allocation. We show that increasing via CD reduces resistance, resulting in enhanced performance. However, this also results in increased capacitance between different circuit nodes, which causes degradation in performance. These two opposite effects result in an optimum via CD, which offers best performance. We also show that this optimum via CD depends on the resistivity of the via material and the dielectric constant of inter-layer dielectric (ILD) surrounding the via. Via design guidelines for TiN/Co via material and for a futuristic barrier-less metal with equivalent resistivity 1/10th} of cobalt via, is presented for different dielectric constants of surrounding dielectrics.","PeriodicalId":206964,"journal":{"name":"2020 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD)","volume":"323 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-09-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/SISPAD49475.2020.9241685","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Via size and placement for layer-to-layer connection needs careful assessment. Small via size offers compact pitch and denser connections between metal layers, while larger via size offers reduced resistance for better performance. In this paper, an optimization scheme for via size is presented, without changing the density of via allocation. We show that increasing via CD reduces resistance, resulting in enhanced performance. However, this also results in increased capacitance between different circuit nodes, which causes degradation in performance. These two opposite effects result in an optimum via CD, which offers best performance. We also show that this optimum via CD depends on the resistivity of the via material and the dielectric constant of inter-layer dielectric (ILD) surrounding the via. Via design guidelines for TiN/Co via material and for a futuristic barrier-less metal with equivalent resistivity 1/10th} of cobalt via, is presented for different dielectric constants of surrounding dielectrics.
通过尺寸优化优化电路在3nm节点的最佳性能
对于层对层连接,需要仔细评估通孔的大小和位置。较小的通孔尺寸可以提供紧凑的间距和金属层之间更紧密的连接,而较大的通孔尺寸可以减少电阻,从而获得更好的性能。本文提出了一种在不改变通孔配置密度的情况下优化通孔尺寸的方案。我们表明,通过CD增加可以降低电阻,从而提高性能。然而,这也会导致不同电路节点之间的电容增加,从而导致性能下降。这两种相反的效果会产生最佳的通过CD,从而提供最佳的性能。我们还表明,最佳通孔CD取决于通孔材料的电阻率和环绕通孔的层间介电常数。通过对TiN/Co通孔材料和具有等效电阻率为钴通孔1/10}的未来无障碍金属的设计指南,介绍了周围介质的不同介电常数。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信