{"title":"An automatic design for flash memory testing","authors":"Wei-Lun Wang, Zheng-Wei Song","doi":"10.1109/MTDT.2007.4547615","DOIUrl":null,"url":null,"abstract":"Due to the easy implementation and high fault coverage, the march-like algorithms have been used for the flash memory testing. However, the testing complexity of the flash memory testing is mainly dominated by the memory address spaces. Many tremendous human efforts are required to design a built-in self-test test pattern generator for a large capacity of flash memory. To save the design overhead, an automatic design for any size of flash memory testing has been proposed in this paper. By using the Microsoft Visual Basic (VB) programming tool, a graphical user interface (GUI) has been designed for the user to apply the specification of flash memory. Then the test pattern generator of the embedded march-like algorithms for testing the flash memory has been designed automatically and converted to the hardware description language (HDL) file. Under the control of the VB, without any manual labor, the HDL file can be compiled and simulated by the Altera FPGA tool - Quartus II and converted to the specific files for applying the Data Generator Instruments to generate the test signals.","PeriodicalId":422226,"journal":{"name":"2007 IEEE International Workshop on Memory Technology, Design and Testing","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-12-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 IEEE International Workshop on Memory Technology, Design and Testing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MTDT.2007.4547615","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
Abstract
Due to the easy implementation and high fault coverage, the march-like algorithms have been used for the flash memory testing. However, the testing complexity of the flash memory testing is mainly dominated by the memory address spaces. Many tremendous human efforts are required to design a built-in self-test test pattern generator for a large capacity of flash memory. To save the design overhead, an automatic design for any size of flash memory testing has been proposed in this paper. By using the Microsoft Visual Basic (VB) programming tool, a graphical user interface (GUI) has been designed for the user to apply the specification of flash memory. Then the test pattern generator of the embedded march-like algorithms for testing the flash memory has been designed automatically and converted to the hardware description language (HDL) file. Under the control of the VB, without any manual labor, the HDL file can be compiled and simulated by the Altera FPGA tool - Quartus II and converted to the specific files for applying the Data Generator Instruments to generate the test signals.