An automatic design for flash memory testing

Wei-Lun Wang, Zheng-Wei Song
{"title":"An automatic design for flash memory testing","authors":"Wei-Lun Wang, Zheng-Wei Song","doi":"10.1109/MTDT.2007.4547615","DOIUrl":null,"url":null,"abstract":"Due to the easy implementation and high fault coverage, the march-like algorithms have been used for the flash memory testing. However, the testing complexity of the flash memory testing is mainly dominated by the memory address spaces. Many tremendous human efforts are required to design a built-in self-test test pattern generator for a large capacity of flash memory. To save the design overhead, an automatic design for any size of flash memory testing has been proposed in this paper. By using the Microsoft Visual Basic (VB) programming tool, a graphical user interface (GUI) has been designed for the user to apply the specification of flash memory. Then the test pattern generator of the embedded march-like algorithms for testing the flash memory has been designed automatically and converted to the hardware description language (HDL) file. Under the control of the VB, without any manual labor, the HDL file can be compiled and simulated by the Altera FPGA tool - Quartus II and converted to the specific files for applying the Data Generator Instruments to generate the test signals.","PeriodicalId":422226,"journal":{"name":"2007 IEEE International Workshop on Memory Technology, Design and Testing","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-12-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 IEEE International Workshop on Memory Technology, Design and Testing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MTDT.2007.4547615","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

Due to the easy implementation and high fault coverage, the march-like algorithms have been used for the flash memory testing. However, the testing complexity of the flash memory testing is mainly dominated by the memory address spaces. Many tremendous human efforts are required to design a built-in self-test test pattern generator for a large capacity of flash memory. To save the design overhead, an automatic design for any size of flash memory testing has been proposed in this paper. By using the Microsoft Visual Basic (VB) programming tool, a graphical user interface (GUI) has been designed for the user to apply the specification of flash memory. Then the test pattern generator of the embedded march-like algorithms for testing the flash memory has been designed automatically and converted to the hardware description language (HDL) file. Under the control of the VB, without any manual labor, the HDL file can be compiled and simulated by the Altera FPGA tool - Quartus II and converted to the specific files for applying the Data Generator Instruments to generate the test signals.
一种闪存测试的自动设计
由于易于实现和高故障覆盖率,类进行线算法已被用于闪存测试。然而,flash测试的测试复杂度主要受内存地址空间的影响。为大容量快闪记忆体设计一个内建的自检测试模式生成器,需要大量的人力投入。为了节省设计开销,本文提出了一种任意尺寸闪存测试的自动设计方案。利用Microsoft Visual Basic (VB)编程工具,设计了一个供用户应用闪存规范的图形用户界面(GUI)。然后自动设计了嵌入式类行军算法测试模式生成器,并将其转换为硬件描述语言(HDL)文件。在VB的控制下,通过Altera FPGA工具Quartus II对HDL文件进行编译和仿真,并将其转换为特定文件,以供数据发生器仪器生成测试信号。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信