Comprehensive In-field Memory Self-Test and ECC Self-Checker -Minimal Hardware Solution for FuSa

Ratheesh T. Veetil, Ramesh Sharma, Swapna Gundeboyina
{"title":"Comprehensive In-field Memory Self-Test and ECC Self-Checker -Minimal Hardware Solution for FuSa","authors":"Ratheesh T. Veetil, Ramesh Sharma, Swapna Gundeboyina","doi":"10.1109/ITCIndia52672.2021.9532993","DOIUrl":null,"url":null,"abstract":"As technology advances and System on Chip (SoC) become more complex, more and more embedded memories are packed inside the SoCs to cater the system requirements. Probability of malfunctioning of the device infield due to soft or hard defects in these memories and associated circuitry increase proportionally as well. As a result, in addition to testing and screening the product during manufacturing stage, the need for in-field testing of the memories has become critical to address Functional Safety (FuSa) requirements in mission critical industries such as automotive, medical and Artificial Intelligence (AI). In general, on most SoCs, Error Correcting Code (ECC) or parity checking schemes are implemented to detect and correct the error during memory access. Ensuring the correctness of the ECC operation in-field is also a safety critical requirement. This paper describes the methodology adopted for testing of embedded memories in safety critical SoCs and to verify the ECC logic in-filed with minimal hardware. In this proposed methodology, hardware and software system infrastructure is developed around industry standard memory test embedded instruments (Memory Built-In Self-Test controller and associated logic) to enable memory self-test and ECC logic testing during in-field usage. This paper describes the methodology adopted for testing of embedded memories in safety critical SoCs and to verify the ECC logic in-filed with minimal hardware. In this proposed methodology, hardware and software system infrastructure is developed around industry standard memory test embedded instruments (Memory Built-In Self- Test controller and associated logic) to enable memory self-test and ECC logic testing during in-field usage.","PeriodicalId":177825,"journal":{"name":"2021 IEEE International Test Conference India (ITC India)","volume":"156 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-07-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE International Test Conference India (ITC India)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ITCIndia52672.2021.9532993","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

As technology advances and System on Chip (SoC) become more complex, more and more embedded memories are packed inside the SoCs to cater the system requirements. Probability of malfunctioning of the device infield due to soft or hard defects in these memories and associated circuitry increase proportionally as well. As a result, in addition to testing and screening the product during manufacturing stage, the need for in-field testing of the memories has become critical to address Functional Safety (FuSa) requirements in mission critical industries such as automotive, medical and Artificial Intelligence (AI). In general, on most SoCs, Error Correcting Code (ECC) or parity checking schemes are implemented to detect and correct the error during memory access. Ensuring the correctness of the ECC operation in-field is also a safety critical requirement. This paper describes the methodology adopted for testing of embedded memories in safety critical SoCs and to verify the ECC logic in-filed with minimal hardware. In this proposed methodology, hardware and software system infrastructure is developed around industry standard memory test embedded instruments (Memory Built-In Self-Test controller and associated logic) to enable memory self-test and ECC logic testing during in-field usage. This paper describes the methodology adopted for testing of embedded memories in safety critical SoCs and to verify the ECC logic in-filed with minimal hardware. In this proposed methodology, hardware and software system infrastructure is developed around industry standard memory test embedded instruments (Memory Built-In Self- Test controller and associated logic) to enable memory self-test and ECC logic testing during in-field usage.
综合现场内存自检和ECC自检- FuSa最小硬件解决方案
随着技术的进步和片上系统(SoC)的复杂化,越来越多的嵌入式存储器被封装在SoC中以满足系统的需求。由于这些存储器和相关电路中的软缺陷或硬缺陷,设备内场故障的概率也成比例地增加。因此,除了在制造阶段对产品进行测试和筛选外,对于满足汽车、医疗和人工智能(AI)等关键任务行业的功能安全(FuSa)要求,对存储器进行现场测试的需求变得至关重要。通常,在大多数soc上,都实现了错误纠正码(ECC)或奇偶校验方案来检测和纠正内存访问过程中的错误。确保现场ECC操作的正确性也是一项安全关键要求。本文描述了在安全关键soc中测试嵌入式存储器和用最小硬件验证ECC逻辑的方法。在这个提出的方法中,硬件和软件系统基础设施是围绕行业标准的内存测试嵌入式仪器(内存内置自检控制器和相关逻辑)开发的,以便在现场使用期间实现内存自检和ECC逻辑测试。本文描述了在安全关键soc中测试嵌入式存储器和用最小硬件验证ECC逻辑的方法。在这个提出的方法中,硬件和软件系统基础设施是围绕行业标准内存测试嵌入式仪器(内存内置自测控制器和相关逻辑)开发的,以便在现场使用期间实现内存自测和ECC逻辑测试。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信