Flip chip on standard lead frame: laminate performance at a lower cost

F. Juskey
{"title":"Flip chip on standard lead frame: laminate performance at a lower cost","authors":"F. Juskey","doi":"10.1109/IEMT.2003.1225907","DOIUrl":null,"url":null,"abstract":"Flip Chip (FC) technology has been used for the last 30 years for high density, thermally challenging, high-speed IC packaging requirements. Originally done on very expensive ceramic substrates for mainframe computers, the technology was given a great boost forward by the implementation of the lower cost laminate-based PBGA technology. While laminate technology provided a significant cost, weight, and lead-time reduction in packaging technology, that helped revolutionize the PC and laptop computer markets, this still left a significant portion of the IC using marketplace unable to afford the benefits of FC technology. This paper discusses the advent of FC technology in low cost lead frame based IC packages for wireless, automotive and consumer electronic applications. By selectively engineering the die layout and by applying new and improved redistribution, bumping, and assembly technologies it is possible to take non-pad limited die and redistribute its I/O to a 200, 300, or 400 micron pitch and use the existing conventional lead frame IC packages infrastructure. The abbreviated assembly process and the re-use of existing tooling allows for a significant reduction in overall tooling charges. These new IC packages while having the same outward appearance, have a significant improvement in moisture sensitivity level (MSL), electrical performance, and in many instances where the die can be exposed, improved thermal performance at a cost significantly below that of laminate based FC technology.","PeriodicalId":106415,"journal":{"name":"IEEE/CPMT/SEMI 28th International Electronics Manufacturing Technology Symposium, 2003. IEMT 2003.","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-07-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE/CPMT/SEMI 28th International Electronics Manufacturing Technology Symposium, 2003. IEMT 2003.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEMT.2003.1225907","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Flip Chip (FC) technology has been used for the last 30 years for high density, thermally challenging, high-speed IC packaging requirements. Originally done on very expensive ceramic substrates for mainframe computers, the technology was given a great boost forward by the implementation of the lower cost laminate-based PBGA technology. While laminate technology provided a significant cost, weight, and lead-time reduction in packaging technology, that helped revolutionize the PC and laptop computer markets, this still left a significant portion of the IC using marketplace unable to afford the benefits of FC technology. This paper discusses the advent of FC technology in low cost lead frame based IC packages for wireless, automotive and consumer electronic applications. By selectively engineering the die layout and by applying new and improved redistribution, bumping, and assembly technologies it is possible to take non-pad limited die and redistribute its I/O to a 200, 300, or 400 micron pitch and use the existing conventional lead frame IC packages infrastructure. The abbreviated assembly process and the re-use of existing tooling allows for a significant reduction in overall tooling charges. These new IC packages while having the same outward appearance, have a significant improvement in moisture sensitivity level (MSL), electrical performance, and in many instances where the die can be exposed, improved thermal performance at a cost significantly below that of laminate based FC technology.
标准引线框架上的倒装芯片:以较低的成本实现层压板性能
倒装芯片(FC)技术在过去30年中一直用于高密度、热挑战、高速IC封装要求。该技术最初是在非常昂贵的大型计算机陶瓷基板上完成的,随着低成本层压PBGA技术的实施,该技术得到了极大的推动。虽然层压板技术大大降低了封装技术的成本、重量和交货时间,这有助于彻底改变PC和笔记本电脑市场,但这仍然使IC使用市场的很大一部分无法负担FC技术的好处。本文讨论了无线、汽车和消费电子应用中基于引脚框架的低成本IC封装中FC技术的出现。通过有选择地设计芯片布局,并应用新的和改进的再分配、冲击和组装技术,可以采用无衬垫限制的芯片,将其I/O重新分配到200,300或400微米的间距,并使用现有的传统引线框架IC封装基础设施。简化的装配过程和现有工装的重用使得总体工装费用显著降低。这些新的IC封装虽然具有相同的外观,但在湿气敏感等级(MSL),电气性能方面有显着改善,并且在许多可以暴露芯片的情况下,以显着低于层压板FC技术的成本提高了热性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信