SRAM Design Techniques for Sub-nano CMOS Technology

Jordan Lai
{"title":"SRAM Design Techniques for Sub-nano CMOS Technology","authors":"Jordan Lai","doi":"10.1109/MTDT.2006.29","DOIUrl":null,"url":null,"abstract":"The scaling of CMOS technology has significant impacts on SRAM cell – random fluctuation of electrical characteristics and substantial leakage current. The random fluctuation of electrical property causes the symmetrical 6T cell to have huge mismatch in transistor threshold voltage. Consequently, the static noise margin (Read Margin) and the write margin are degraded dramatically. The SRAM cell tends to be unstable and the low power supply operation becomes hard to achieve. Besides that, the large leakage current caused by the low threshold voltage and thin gate oxide let the sub-nano SRAM design have huge static power. This makes portable electronics applications become difficult. In this talk, several design techniques used to minimize the static power consumption will be addressed and compared first. Second, in order to increase the read/write margins of SRAM cell, the VDC (Voltage Down Converter) approach will be discussed. It is founded that by using a simple VDC design, the RM (Read Margin) and WM (Write Margin) can be significantly improved and let the SRAM design be functional in the 0.7V range. The yield of the SRAM chip can also be dramatically improved. Incorporated with a resistor-less BGR (Bandgap Reference) design, this VDC can be used for static power reduction, read margin and write margin improvement, programmable voltage and voltage clamping.","PeriodicalId":320365,"journal":{"name":"2006 IEEE International Workshop on Memory Technology, Design, and Testing (MTDT'06)","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-08-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 IEEE International Workshop on Memory Technology, Design, and Testing (MTDT'06)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MTDT.2006.29","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The scaling of CMOS technology has significant impacts on SRAM cell – random fluctuation of electrical characteristics and substantial leakage current. The random fluctuation of electrical property causes the symmetrical 6T cell to have huge mismatch in transistor threshold voltage. Consequently, the static noise margin (Read Margin) and the write margin are degraded dramatically. The SRAM cell tends to be unstable and the low power supply operation becomes hard to achieve. Besides that, the large leakage current caused by the low threshold voltage and thin gate oxide let the sub-nano SRAM design have huge static power. This makes portable electronics applications become difficult. In this talk, several design techniques used to minimize the static power consumption will be addressed and compared first. Second, in order to increase the read/write margins of SRAM cell, the VDC (Voltage Down Converter) approach will be discussed. It is founded that by using a simple VDC design, the RM (Read Margin) and WM (Write Margin) can be significantly improved and let the SRAM design be functional in the 0.7V range. The yield of the SRAM chip can also be dramatically improved. Incorporated with a resistor-less BGR (Bandgap Reference) design, this VDC can be used for static power reduction, read margin and write margin improvement, programmable voltage and voltage clamping.
亚纳米CMOS技术的SRAM设计技术
CMOS技术的缩放对SRAM电池的电特性随机波动和大量漏电流有重要影响。电性能的随机波动导致对称6T电池在晶体管阈值电压上存在巨大的失配。因此,静态噪声裕度(读裕度)和写裕度显著降低。SRAM单元趋于不稳定,低功耗操作变得难以实现。此外,低阈值电压和薄栅极氧化物导致的大泄漏电流使亚纳米SRAM设计具有巨大的静态功率。这使得便携式电子设备的应用变得困难。在本次演讲中,将首先讨论和比较几种用于最小化静态功耗的设计技术。其次,为了增加SRAM单元的读/写余量,将讨论VDC(电压下降转换器)方法。通过使用简单的VDC设计,可以显着改善RM(读余量)和WM(写余量),并使SRAM设计在0.7V范围内工作。SRAM芯片的成品率也可以显著提高。结合无电阻BGR(带隙参考)设计,该VDC可用于静态功率降低,读余量和写余量改善,可编程电压和电压箝位。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信