Within-feature-shape (WiF) control of mega pillars for high density fan-out (HDFO) technology

B. Buckalew, T. Ponnuswamy, S. Mayer, K. Thorkelsson, J. Oberst, G. Graham
{"title":"Within-feature-shape (WiF) control of mega pillars for high density fan-out (HDFO) technology","authors":"B. Buckalew, T. Ponnuswamy, S. Mayer, K. Thorkelsson, J. Oberst, G. Graham","doi":"10.1109/EPTC.2016.7861592","DOIUrl":null,"url":null,"abstract":"IC packaging technology has evolved in a quite diverse manner over the past decade, addressing both high-end and low-end applications, resulting in approaches such as package-on-package (PoP), fan-out wafer-level package (FOWLP), 3D IC integration with through-silicon via (TSV), and 2.5D with TSV-Si interposer. FOWLP technology offers significant cost and performance advantages relative to other packaging approaches and is, therefore, receiving widespread adoption throughout the industry for applications such as smartphone/tablet application processor (AP), baseband (BB) module, field-programmable gate array (FPGA), graphics processing unit (GPU), etc. As a result, FOWLP technology is expected to ramp at a strong growth rate over the immediate future [1]. FOWLP technology comprises conventional under-bump metallization (UBM) and pillar/micro-pillar, as well as new routing/connection applications such as fine line redistribution layer (RDL) (sub 5×5 μm), integrated via-RDL structures and mega pillars (>150 μm) [2]. These new applications drive fundamental challenges in electrodeposition. For instance, the mega pillars consist of 180–220 μm (200 μm average) copper thickness while standard copper pillar applications typically vary between 20 and 40 μm (30 μm average) thickness. This large disparity in thickness can translate to approximately 6x plating times if a similar deposition rate was to be used. Furthermore, some integration requirements for mega pillars warrant extremely high within-die uniformities and flat bump shape. Attaining such high quality plating performance can greatly minimize the need for downstream grinding requirements. This paper will focus on the advancement of copper electrodeposition for mega pillars.","PeriodicalId":136525,"journal":{"name":"2016 IEEE 18th Electronics Packaging Technology Conference (EPTC)","volume":"115 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE 18th Electronics Packaging Technology Conference (EPTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPTC.2016.7861592","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

IC packaging technology has evolved in a quite diverse manner over the past decade, addressing both high-end and low-end applications, resulting in approaches such as package-on-package (PoP), fan-out wafer-level package (FOWLP), 3D IC integration with through-silicon via (TSV), and 2.5D with TSV-Si interposer. FOWLP technology offers significant cost and performance advantages relative to other packaging approaches and is, therefore, receiving widespread adoption throughout the industry for applications such as smartphone/tablet application processor (AP), baseband (BB) module, field-programmable gate array (FPGA), graphics processing unit (GPU), etc. As a result, FOWLP technology is expected to ramp at a strong growth rate over the immediate future [1]. FOWLP technology comprises conventional under-bump metallization (UBM) and pillar/micro-pillar, as well as new routing/connection applications such as fine line redistribution layer (RDL) (sub 5×5 μm), integrated via-RDL structures and mega pillars (>150 μm) [2]. These new applications drive fundamental challenges in electrodeposition. For instance, the mega pillars consist of 180–220 μm (200 μm average) copper thickness while standard copper pillar applications typically vary between 20 and 40 μm (30 μm average) thickness. This large disparity in thickness can translate to approximately 6x plating times if a similar deposition rate was to be used. Furthermore, some integration requirements for mega pillars warrant extremely high within-die uniformities and flat bump shape. Attaining such high quality plating performance can greatly minimize the need for downstream grinding requirements. This paper will focus on the advancement of copper electrodeposition for mega pillars.
高密度扇出(HDFO)技术巨柱的特征形状内(WiF)控制
在过去的十年中,IC封装技术以相当多样化的方式发展,解决了高端和低端应用,产生了诸如封装上封装(PoP),扇出晶圆级封装(FOWLP),通过硅通孔(TSV)的3D IC集成以及采用TSV- si中间层的2.5D等方法。与其他封装方法相比,FOWLP技术具有显著的成本和性能优势,因此,在智能手机/平板电脑应用处理器(AP)、基带(BB)模块、现场可编程门阵列(FPGA)、图形处理单元(GPU)等行业中得到广泛采用。因此,FOWLP技术预计将在不久的将来以强劲的速度增长[1]。FOWLP技术包括传统的凹凸下金属化(UBM)和柱/微柱,以及新的布线/连接应用,如细线再分布层(RDL) (5×5 μm以下)、集成过孔-RDL结构和巨型柱(>150 μm)[2]。这些新的应用为电沉积带来了根本性的挑战。例如,巨型矿柱的铜厚度为180-220 μm(平均为200 μm),而标准铜矿柱的厚度通常在20 - 40 μm(平均为30 μm)之间。如果使用相似的沉积速率,这种厚度上的巨大差异可以转化为大约6倍的电镀时间。此外,巨型支柱的一些集成要求要求极高的模内均匀性和平坦的凹凸形状。获得如此高质量的电镀性能可以大大减少对下游磨削要求的需要。本文将重点介绍巨型矿柱电沉积铜的研究进展。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信