{"title":"用于MPEG-2音频和AC-3解码的解析处理器","authors":"Seokjun Lee, Wonyong Sung","doi":"10.1109/ISCAS.1997.612862","DOIUrl":null,"url":null,"abstract":"We developed a parser processor for the efficient implementation of logic intensive operations needed for the pre-processing of MPEG-2 audio and AC-3 bit streams. The proposed parser processor requires a relatively small chip area, while it can support multiple audio standards by programming. The complexity of the parser processor is below 10,000 gates and the memory requirement is about 5 kbytes including the instruction memory, internal RAM and parameter ROM. The operating speed is 25 MHz, which can accommodate the maximum bit rate of MPEG-2 Audio and AC-3. The hardware complexity and the execution speed of the developed processor are compared with those of a programmable digital signal processor based design and a dedicated hardware chip.","PeriodicalId":68559,"journal":{"name":"电路与系统学报","volume":"19 1","pages":"2621-2624 vol.4"},"PeriodicalIF":0.0000,"publicationDate":"1997-06-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"A parser processor for MPEG-2 audio and AC-3 decoding\",\"authors\":\"Seokjun Lee, Wonyong Sung\",\"doi\":\"10.1109/ISCAS.1997.612862\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We developed a parser processor for the efficient implementation of logic intensive operations needed for the pre-processing of MPEG-2 audio and AC-3 bit streams. The proposed parser processor requires a relatively small chip area, while it can support multiple audio standards by programming. The complexity of the parser processor is below 10,000 gates and the memory requirement is about 5 kbytes including the instruction memory, internal RAM and parameter ROM. The operating speed is 25 MHz, which can accommodate the maximum bit rate of MPEG-2 Audio and AC-3. The hardware complexity and the execution speed of the developed processor are compared with those of a programmable digital signal processor based design and a dedicated hardware chip.\",\"PeriodicalId\":68559,\"journal\":{\"name\":\"电路与系统学报\",\"volume\":\"19 1\",\"pages\":\"2621-2624 vol.4\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1997-06-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"电路与系统学报\",\"FirstCategoryId\":\"1093\",\"ListUrlMain\":\"https://doi.org/10.1109/ISCAS.1997.612862\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"电路与系统学报","FirstCategoryId":"1093","ListUrlMain":"https://doi.org/10.1109/ISCAS.1997.612862","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A parser processor for MPEG-2 audio and AC-3 decoding
We developed a parser processor for the efficient implementation of logic intensive operations needed for the pre-processing of MPEG-2 audio and AC-3 bit streams. The proposed parser processor requires a relatively small chip area, while it can support multiple audio standards by programming. The complexity of the parser processor is below 10,000 gates and the memory requirement is about 5 kbytes including the instruction memory, internal RAM and parameter ROM. The operating speed is 25 MHz, which can accommodate the maximum bit rate of MPEG-2 Audio and AC-3. The hardware complexity and the execution speed of the developed processor are compared with those of a programmable digital signal processor based design and a dedicated hardware chip.