用于MPEG-2音频和AC-3解码的解析处理器

Seokjun Lee, Wonyong Sung
{"title":"用于MPEG-2音频和AC-3解码的解析处理器","authors":"Seokjun Lee, Wonyong Sung","doi":"10.1109/ISCAS.1997.612862","DOIUrl":null,"url":null,"abstract":"We developed a parser processor for the efficient implementation of logic intensive operations needed for the pre-processing of MPEG-2 audio and AC-3 bit streams. The proposed parser processor requires a relatively small chip area, while it can support multiple audio standards by programming. The complexity of the parser processor is below 10,000 gates and the memory requirement is about 5 kbytes including the instruction memory, internal RAM and parameter ROM. The operating speed is 25 MHz, which can accommodate the maximum bit rate of MPEG-2 Audio and AC-3. The hardware complexity and the execution speed of the developed processor are compared with those of a programmable digital signal processor based design and a dedicated hardware chip.","PeriodicalId":68559,"journal":{"name":"电路与系统学报","volume":"19 1","pages":"2621-2624 vol.4"},"PeriodicalIF":0.0000,"publicationDate":"1997-06-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"A parser processor for MPEG-2 audio and AC-3 decoding\",\"authors\":\"Seokjun Lee, Wonyong Sung\",\"doi\":\"10.1109/ISCAS.1997.612862\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We developed a parser processor for the efficient implementation of logic intensive operations needed for the pre-processing of MPEG-2 audio and AC-3 bit streams. The proposed parser processor requires a relatively small chip area, while it can support multiple audio standards by programming. The complexity of the parser processor is below 10,000 gates and the memory requirement is about 5 kbytes including the instruction memory, internal RAM and parameter ROM. The operating speed is 25 MHz, which can accommodate the maximum bit rate of MPEG-2 Audio and AC-3. The hardware complexity and the execution speed of the developed processor are compared with those of a programmable digital signal processor based design and a dedicated hardware chip.\",\"PeriodicalId\":68559,\"journal\":{\"name\":\"电路与系统学报\",\"volume\":\"19 1\",\"pages\":\"2621-2624 vol.4\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1997-06-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"电路与系统学报\",\"FirstCategoryId\":\"1093\",\"ListUrlMain\":\"https://doi.org/10.1109/ISCAS.1997.612862\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"电路与系统学报","FirstCategoryId":"1093","ListUrlMain":"https://doi.org/10.1109/ISCAS.1997.612862","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

摘要

我们开发了一个解析器处理器,用于有效地实现预处理MPEG-2音频和AC-3比特流所需的逻辑密集型操作。所提出的解析器处理器需要相对较小的芯片面积,同时可以通过编程支持多种音频标准。解析器处理器的复杂度在10,000门以下,内存需求约为5kb,包括指令存储器、内部RAM和参数ROM,运行速度为25 MHz,可以容纳MPEG-2 Audio和AC-3的最大比特率。将所开发的处理器的硬件复杂度和执行速度与基于设计的可编程数字信号处理器和专用硬件芯片进行了比较。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A parser processor for MPEG-2 audio and AC-3 decoding
We developed a parser processor for the efficient implementation of logic intensive operations needed for the pre-processing of MPEG-2 audio and AC-3 bit streams. The proposed parser processor requires a relatively small chip area, while it can support multiple audio standards by programming. The complexity of the parser processor is below 10,000 gates and the memory requirement is about 5 kbytes including the instruction memory, internal RAM and parameter ROM. The operating speed is 25 MHz, which can accommodate the maximum bit rate of MPEG-2 Audio and AC-3. The hardware complexity and the execution speed of the developed processor are compared with those of a programmable digital signal processor based design and a dedicated hardware chip.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
2463
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信