为验证FPGA以太网IP核的复杂行为,设计并建立了属性规范语言

P. Karthik, K. Suresh
{"title":"为验证FPGA以太网IP核的复杂行为,设计并建立了属性规范语言","authors":"P. Karthik, K. Suresh","doi":"10.1109/RTEICT.2016.7807929","DOIUrl":null,"url":null,"abstract":"FPGA Ethernet IP cores are widely used in the all Aerospace and defense communication systems. If the IP core fails to function as designed then whole communication process may fail. So it is important to verify this complex FPGA Ethernet IP core effectively. This paper aims in development of real-time verification environment for the FPGA Ethernet IP core using Formal Methods based approach. Under formal methods the Assertion-based verification (ABV) is one of the effective techniques for verification of IP cores and its interfaces. PSL (Property Specification Language) is an assertion language where it is used to verify the systems developed using Hardware Descriptive Language (HDL). PSL captures the requirement specifications and verify the functional and behavioral properties of Ethernet IP core in the early phase of the systems engineering lifecycle. The Xilinx 10G Ethernet Mac IP core is used to demonstrate the effectiveness of the PSL for functional verification of the IP core.","PeriodicalId":6527,"journal":{"name":"2016 IEEE International Conference on Recent Trends in Electronics, Information & Communication Technology (RTEICT)","volume":"55 1","pages":"763-768"},"PeriodicalIF":0.0000,"publicationDate":"2016-05-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Devise and establishment of property specification language to verify the complex behaviour of FPGA Ethernet IP core\",\"authors\":\"P. Karthik, K. Suresh\",\"doi\":\"10.1109/RTEICT.2016.7807929\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"FPGA Ethernet IP cores are widely used in the all Aerospace and defense communication systems. If the IP core fails to function as designed then whole communication process may fail. So it is important to verify this complex FPGA Ethernet IP core effectively. This paper aims in development of real-time verification environment for the FPGA Ethernet IP core using Formal Methods based approach. Under formal methods the Assertion-based verification (ABV) is one of the effective techniques for verification of IP cores and its interfaces. PSL (Property Specification Language) is an assertion language where it is used to verify the systems developed using Hardware Descriptive Language (HDL). PSL captures the requirement specifications and verify the functional and behavioral properties of Ethernet IP core in the early phase of the systems engineering lifecycle. The Xilinx 10G Ethernet Mac IP core is used to demonstrate the effectiveness of the PSL for functional verification of the IP core.\",\"PeriodicalId\":6527,\"journal\":{\"name\":\"2016 IEEE International Conference on Recent Trends in Electronics, Information & Communication Technology (RTEICT)\",\"volume\":\"55 1\",\"pages\":\"763-768\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-05-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE International Conference on Recent Trends in Electronics, Information & Communication Technology (RTEICT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RTEICT.2016.7807929\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE International Conference on Recent Trends in Electronics, Information & Communication Technology (RTEICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RTEICT.2016.7807929","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

FPGA以太网IP核广泛应用于所有航空航天和国防通信系统中。如果IP核不能像设计的那样工作,那么整个通信过程可能会失败。因此,对这种复杂的FPGA以太网IP核进行有效的验证是非常重要的。本文旨在利用基于形式化方法的方法开发FPGA以太网IP核的实时验证环境。在形式化方法中,基于断言的验证(ABV)是IP核及其接口验证的有效技术之一。PSL(属性规范语言)是一种断言语言,用于验证使用硬件描述语言(HDL)开发的系统。PSL在系统工程生命周期的早期阶段捕获需求规范,并验证以太网IP核的功能和行为属性。Xilinx 10G以太网Mac IP核用于演示PSL的有效性,用于IP核的功能验证。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Devise and establishment of property specification language to verify the complex behaviour of FPGA Ethernet IP core
FPGA Ethernet IP cores are widely used in the all Aerospace and defense communication systems. If the IP core fails to function as designed then whole communication process may fail. So it is important to verify this complex FPGA Ethernet IP core effectively. This paper aims in development of real-time verification environment for the FPGA Ethernet IP core using Formal Methods based approach. Under formal methods the Assertion-based verification (ABV) is one of the effective techniques for verification of IP cores and its interfaces. PSL (Property Specification Language) is an assertion language where it is used to verify the systems developed using Hardware Descriptive Language (HDL). PSL captures the requirement specifications and verify the functional and behavioral properties of Ethernet IP core in the early phase of the systems engineering lifecycle. The Xilinx 10G Ethernet Mac IP core is used to demonstrate the effectiveness of the PSL for functional verification of the IP core.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信