{"title":"基于DSP Builder和HDL编码器的FIR滤波器设计与比较","authors":"Qin Huang, Zilin Wang","doi":"10.1109/ICSICT49897.2020.9278259","DOIUrl":null,"url":null,"abstract":"DSP Builder and HDL Coder are common VHDL /Verilog code generation tools, but the comparison of the two tools has not been fully explored. In this paper, an FIR filter with the same structure, word length and filter coefficients is built, and Verilog code is generated by using the above two tools respectively. Then, we compare the resource consumption in Quartus II. The results show that DSP Builder has advantages in the consumption of pins, and HDL Coder has advantages in the consumption of logic elements. This guides us to select specific code generation tools according to the actual needs.","PeriodicalId":6727,"journal":{"name":"2020 IEEE 15th International Conference on Solid-State & Integrated Circuit Technology (ICSICT)","volume":"112 1","pages":"1-3"},"PeriodicalIF":0.0000,"publicationDate":"2020-11-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Design and Comparison of FIR Filter Based on DSP Builder and HDL Coder\",\"authors\":\"Qin Huang, Zilin Wang\",\"doi\":\"10.1109/ICSICT49897.2020.9278259\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"DSP Builder and HDL Coder are common VHDL /Verilog code generation tools, but the comparison of the two tools has not been fully explored. In this paper, an FIR filter with the same structure, word length and filter coefficients is built, and Verilog code is generated by using the above two tools respectively. Then, we compare the resource consumption in Quartus II. The results show that DSP Builder has advantages in the consumption of pins, and HDL Coder has advantages in the consumption of logic elements. This guides us to select specific code generation tools according to the actual needs.\",\"PeriodicalId\":6727,\"journal\":{\"name\":\"2020 IEEE 15th International Conference on Solid-State & Integrated Circuit Technology (ICSICT)\",\"volume\":\"112 1\",\"pages\":\"1-3\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-11-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 IEEE 15th International Conference on Solid-State & Integrated Circuit Technology (ICSICT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICSICT49897.2020.9278259\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE 15th International Conference on Solid-State & Integrated Circuit Technology (ICSICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSICT49897.2020.9278259","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design and Comparison of FIR Filter Based on DSP Builder and HDL Coder
DSP Builder and HDL Coder are common VHDL /Verilog code generation tools, but the comparison of the two tools has not been fully explored. In this paper, an FIR filter with the same structure, word length and filter coefficients is built, and Verilog code is generated by using the above two tools respectively. Then, we compare the resource consumption in Quartus II. The results show that DSP Builder has advantages in the consumption of pins, and HDL Coder has advantages in the consumption of logic elements. This guides us to select specific code generation tools according to the actual needs.