结合硬件选择,资源共享和时钟优化的流水线数据路径综合

Shin-ya Furasawa, V.G. Mashnyaga, K. Tamaru
{"title":"结合硬件选择,资源共享和时钟优化的流水线数据路径综合","authors":"Shin-ya Furasawa, V.G. Mashnyaga, K. Tamaru","doi":"10.1109/ISCAS.1997.621434","DOIUrl":null,"url":null,"abstract":"This paper presents a new approach for time constrained synthesis of pipelined data-paths. The method improves on previous work in the synthesis by being able to integrate clock optimization and resource sharing with functional pipelining and library mapping. Experiments on several benchmarks show that such formulation ensures efficient exploration of delay-area trade offs and results in circuit structure with a near optimal area under given throughput constraint.","PeriodicalId":68559,"journal":{"name":"电路与系统学报","volume":"36 1","pages":"1588-1591 vol.3"},"PeriodicalIF":0.0000,"publicationDate":"1997-06-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A combined hardware selection, resource sharing and clock optimization for pipelined data-path synthesis\",\"authors\":\"Shin-ya Furasawa, V.G. Mashnyaga, K. Tamaru\",\"doi\":\"10.1109/ISCAS.1997.621434\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a new approach for time constrained synthesis of pipelined data-paths. The method improves on previous work in the synthesis by being able to integrate clock optimization and resource sharing with functional pipelining and library mapping. Experiments on several benchmarks show that such formulation ensures efficient exploration of delay-area trade offs and results in circuit structure with a near optimal area under given throughput constraint.\",\"PeriodicalId\":68559,\"journal\":{\"name\":\"电路与系统学报\",\"volume\":\"36 1\",\"pages\":\"1588-1591 vol.3\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1997-06-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"电路与系统学报\",\"FirstCategoryId\":\"1093\",\"ListUrlMain\":\"https://doi.org/10.1109/ISCAS.1997.621434\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"电路与系统学报","FirstCategoryId":"1093","ListUrlMain":"https://doi.org/10.1109/ISCAS.1997.621434","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

提出了一种时间约束下的流水线数据路径综合的新方法。该方法通过将时钟优化和资源共享与功能流水线和库映射相结合,改进了先前的综合工作。在几个基准上的实验表明,该公式确保了有效地探索延迟面积权衡,并在给定吞吐量约束下获得了接近最优面积的电路结构。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A combined hardware selection, resource sharing and clock optimization for pipelined data-path synthesis
This paper presents a new approach for time constrained synthesis of pipelined data-paths. The method improves on previous work in the synthesis by being able to integrate clock optimization and resource sharing with functional pipelining and library mapping. Experiments on several benchmarks show that such formulation ensures efficient exploration of delay-area trade offs and results in circuit structure with a near optimal area under given throughput constraint.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
2463
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信