实用的在线测试方法

V. Agarwal
{"title":"实用的在线测试方法","authors":"V. Agarwal","doi":"10.1109/IOLTS.2004.10010","DOIUrl":null,"url":null,"abstract":"Modeling and simulation of time domain faults in digital systems p. 5 Sizing CMOS circuits for increased transient error tolerance p. 11 Low-area on-chip circuit for jitter measurement in a phase-locked loop p. 17 Necessary and sufficient conditions for the existence of totally self-checking circuits p. 25 Self-checking code-disjoint carry-select adder with low area overhead by use of add1-circuits p. 31 A hierarchical self test scheme for SoCs p. 37 Single-output embedded checkers for systematic unordered codes p. 45 A new dynamic circuit design technique for high performance TSC checker implementations p. 52 New high speed CMOS self-checking voter p. 58 Concurrent error detection in sequential circuits implemented using FPGAs with embedded memory blocks p. 67 Low cost on-line testing of RF circuits p. 73 Hybrid soft error detection by means of infrastructure IP cores p. 79 A comparative study of the design of synchronous and asynchronous self-checking RISC processors p. 89 Testing of hard faults in simultaneous multihreaded processors p. 95 Fault detection enhancement in cache memories using a high performance placement algorithm p. 101 Transient fault emulation of hardened circuits in FPGA platforms p. 109 On the evaluation of SEU sensitiveness in SRAM-based FPGAs p. 115 Asynchronous circuits sensitivity to fault injection p. 121 Designing a high speed decoder for cyclic codes p. 129 Impact of ECCs on simultaneously switching output noise for on-chip busses of high reliability systems p. 135 A signed digit adder with error correction and graceful degradation capabilities p. 141 A novel fault tolerant cache to improve yield in nanometer technologies p. 149 Scrubbing away transients and jiggling around the permanent : long survival of FPGA systems through evolutionary self-repair p. 155 Hardware reconfiguration scheme for high availability systems p. 161 Operating system function reuse to achieve low-cost fault tolerance p. 167 A new code with reduced EMI and partial EC possibilities p. 175 A Matlab based on-chip signal generation and analysis environment for mixed signal circuits p. 176 Automated logic SER analysis and on-line SER reduction p. 177 On the design of long-life reliable systems for ground-based applications p. 178 On-line monitoring capabilities of oscillation test techniques : results demonstration in an OTA p. 179 An intrinsically robust technique for fault tolerance under multiple upsets p. 180 Survey of the algorithms in the column-matching BIST method p. 181 A technique to reduce power and test application time in BIST p. 182","PeriodicalId":6580,"journal":{"name":"2016 IEEE 22nd International Symposium on On-Line Testing and Robust System Design (IOLTS)","volume":"18 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2004-07-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"A Pragmatic Approach to On-Line Testing\",\"authors\":\"V. Agarwal\",\"doi\":\"10.1109/IOLTS.2004.10010\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Modeling and simulation of time domain faults in digital systems p. 5 Sizing CMOS circuits for increased transient error tolerance p. 11 Low-area on-chip circuit for jitter measurement in a phase-locked loop p. 17 Necessary and sufficient conditions for the existence of totally self-checking circuits p. 25 Self-checking code-disjoint carry-select adder with low area overhead by use of add1-circuits p. 31 A hierarchical self test scheme for SoCs p. 37 Single-output embedded checkers for systematic unordered codes p. 45 A new dynamic circuit design technique for high performance TSC checker implementations p. 52 New high speed CMOS self-checking voter p. 58 Concurrent error detection in sequential circuits implemented using FPGAs with embedded memory blocks p. 67 Low cost on-line testing of RF circuits p. 73 Hybrid soft error detection by means of infrastructure IP cores p. 79 A comparative study of the design of synchronous and asynchronous self-checking RISC processors p. 89 Testing of hard faults in simultaneous multihreaded processors p. 95 Fault detection enhancement in cache memories using a high performance placement algorithm p. 101 Transient fault emulation of hardened circuits in FPGA platforms p. 109 On the evaluation of SEU sensitiveness in SRAM-based FPGAs p. 115 Asynchronous circuits sensitivity to fault injection p. 121 Designing a high speed decoder for cyclic codes p. 129 Impact of ECCs on simultaneously switching output noise for on-chip busses of high reliability systems p. 135 A signed digit adder with error correction and graceful degradation capabilities p. 141 A novel fault tolerant cache to improve yield in nanometer technologies p. 149 Scrubbing away transients and jiggling around the permanent : long survival of FPGA systems through evolutionary self-repair p. 155 Hardware reconfiguration scheme for high availability systems p. 161 Operating system function reuse to achieve low-cost fault tolerance p. 167 A new code with reduced EMI and partial EC possibilities p. 175 A Matlab based on-chip signal generation and analysis environment for mixed signal circuits p. 176 Automated logic SER analysis and on-line SER reduction p. 177 On the design of long-life reliable systems for ground-based applications p. 178 On-line monitoring capabilities of oscillation test techniques : results demonstration in an OTA p. 179 An intrinsically robust technique for fault tolerance under multiple upsets p. 180 Survey of the algorithms in the column-matching BIST method p. 181 A technique to reduce power and test application time in BIST p. 182\",\"PeriodicalId\":6580,\"journal\":{\"name\":\"2016 IEEE 22nd International Symposium on On-Line Testing and Robust System Design (IOLTS)\",\"volume\":\"18 1\",\"pages\":\"1-4\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-07-12\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE 22nd International Symposium on On-Line Testing and Robust System Design (IOLTS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IOLTS.2004.10010\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE 22nd International Symposium on On-Line Testing and Robust System Design (IOLTS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IOLTS.2004.10010","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

数字系统中时域故障的建模与仿真第五章增加瞬态误差容限的CMOS电路的尺寸调整第十一章锁相环中抖动测量的低面积片上电路第十一章完全自检电路存在的充分必要条件第十五章利用add1电路的低面积开销的自检码分离载波选择加法器第三章soc的分层自检方案第三章单输出嵌入式检查器系统无序45码p。一个新的动态电路设计技术,高性能TSC检查器实现p。52新的高速CMOS自检选民p。58并发错误检测与嵌入式内存块顺序电路使用fpga实现p。67的低成本的在线测试射频电路p。73混合软错误检测通过基础设施的IP核79 p。比较研究设计的同步和异步自检RISC处理器p。89并发多线程处理器中的硬故障测试p. 95使用高性能放置算法增强高速缓存中的故障检测p. 101 FPGA平台中硬化电路的瞬态故障仿真p. 109基于sram的FPGA中SEU灵敏度的评估p. 115异步电路对故障注入的灵敏度p. 121循环码的高速解码器设计p. 129 ECCs对片上总线同时切换输出噪声的影响高可靠性系统具有纠错和优雅退化能力的有符号数字加法器纳米技术中提高成品率的新型容错缓存清除瞬态和永久周围的抖动通过进化自修复实现FPGA系统的长寿命p. 155高可用性系统的硬件重构方案p. 161实现低成本容错的操作系统功能重用p. 167减少EMI和部分EC可能性的新代码p. 175基于Matlab的片上信号生成和混合信号电路的分析环境p. 176自动逻辑SER分析和在线SER降低p. 177长寿命可靠地面系统的设计应用程序第178页振荡测试技术的在线监测能力:在OTA中的结果演示第179页在多次扰动下的固有鲁棒容错技术第180页列匹配BIST方法中的算法综述第181页BIST中降低功耗和测试应用时间的技术第182页
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A Pragmatic Approach to On-Line Testing
Modeling and simulation of time domain faults in digital systems p. 5 Sizing CMOS circuits for increased transient error tolerance p. 11 Low-area on-chip circuit for jitter measurement in a phase-locked loop p. 17 Necessary and sufficient conditions for the existence of totally self-checking circuits p. 25 Self-checking code-disjoint carry-select adder with low area overhead by use of add1-circuits p. 31 A hierarchical self test scheme for SoCs p. 37 Single-output embedded checkers for systematic unordered codes p. 45 A new dynamic circuit design technique for high performance TSC checker implementations p. 52 New high speed CMOS self-checking voter p. 58 Concurrent error detection in sequential circuits implemented using FPGAs with embedded memory blocks p. 67 Low cost on-line testing of RF circuits p. 73 Hybrid soft error detection by means of infrastructure IP cores p. 79 A comparative study of the design of synchronous and asynchronous self-checking RISC processors p. 89 Testing of hard faults in simultaneous multihreaded processors p. 95 Fault detection enhancement in cache memories using a high performance placement algorithm p. 101 Transient fault emulation of hardened circuits in FPGA platforms p. 109 On the evaluation of SEU sensitiveness in SRAM-based FPGAs p. 115 Asynchronous circuits sensitivity to fault injection p. 121 Designing a high speed decoder for cyclic codes p. 129 Impact of ECCs on simultaneously switching output noise for on-chip busses of high reliability systems p. 135 A signed digit adder with error correction and graceful degradation capabilities p. 141 A novel fault tolerant cache to improve yield in nanometer technologies p. 149 Scrubbing away transients and jiggling around the permanent : long survival of FPGA systems through evolutionary self-repair p. 155 Hardware reconfiguration scheme for high availability systems p. 161 Operating system function reuse to achieve low-cost fault tolerance p. 167 A new code with reduced EMI and partial EC possibilities p. 175 A Matlab based on-chip signal generation and analysis environment for mixed signal circuits p. 176 Automated logic SER analysis and on-line SER reduction p. 177 On the design of long-life reliable systems for ground-based applications p. 178 On-line monitoring capabilities of oscillation test techniques : results demonstration in an OTA p. 179 An intrinsically robust technique for fault tolerance under multiple upsets p. 180 Survey of the algorithms in the column-matching BIST method p. 181 A technique to reduce power and test application time in BIST p. 182
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信