0.18 /spl mu/m CMOS低功耗高速I/O接口

Q4 Arts and Humanities
Yingyi Yan, T. Szymanski
{"title":"0.18 /spl mu/m CMOS低功耗高速I/O接口","authors":"Yingyi Yan, T. Szymanski","doi":"10.1109/ICECS.2003.1301914","DOIUrl":null,"url":null,"abstract":"The design and implementation of a low power high speed differential signaling input/output (I/O) interface in 0.18 /spl mu/m CMOS technology is presented. The motivations for smaller signal swings in transmission are discussed. The prototype chip supports 4 Gbps data rate with less than 10 mA current at 1.8 V supply according to Cadence Spectre post-layout simulations. Performance comparisons between the proposed device and other signaling technologies reported recently are given.","PeriodicalId":36912,"journal":{"name":"Czas Kultury","volume":"25 1","pages":"826-829 Vol.2"},"PeriodicalIF":0.0000,"publicationDate":"2003-12-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":"{\"title\":\"Low power high speed I/O interfaces in 0.18 /spl mu/m CMOS\",\"authors\":\"Yingyi Yan, T. Szymanski\",\"doi\":\"10.1109/ICECS.2003.1301914\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The design and implementation of a low power high speed differential signaling input/output (I/O) interface in 0.18 /spl mu/m CMOS technology is presented. The motivations for smaller signal swings in transmission are discussed. The prototype chip supports 4 Gbps data rate with less than 10 mA current at 1.8 V supply according to Cadence Spectre post-layout simulations. Performance comparisons between the proposed device and other signaling technologies reported recently are given.\",\"PeriodicalId\":36912,\"journal\":{\"name\":\"Czas Kultury\",\"volume\":\"25 1\",\"pages\":\"826-829 Vol.2\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2003-12-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"10\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Czas Kultury\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICECS.2003.1301914\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q4\",\"JCRName\":\"Arts and Humanities\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Czas Kultury","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2003.1301914","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"Arts and Humanities","Score":null,"Total":0}
引用次数: 10

摘要

提出了一种基于0.18 /spl mu/m CMOS技术的低功耗高速差分信号输入/输出(I/O)接口的设计与实现。讨论了传输中信号波动较小的动机。根据Cadence Spectre的布局后模拟,该原型芯片在1.8 V电源下电流小于10 mA的情况下支持4 Gbps的数据速率。给出了所提出的设备与最近报道的其他信令技术之间的性能比较。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Low power high speed I/O interfaces in 0.18 /spl mu/m CMOS
The design and implementation of a low power high speed differential signaling input/output (I/O) interface in 0.18 /spl mu/m CMOS technology is presented. The motivations for smaller signal swings in transmission are discussed. The prototype chip supports 4 Gbps data rate with less than 10 mA current at 1.8 V supply according to Cadence Spectre post-layout simulations. Performance comparisons between the proposed device and other signaling technologies reported recently are given.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
Czas Kultury
Czas Kultury Social Sciences-Social Sciences (miscellaneous)
CiteScore
0.10
自引率
0.00%
发文量
10
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信