spotec是一种低于10 μ m/sup /双极晶体管结构,采用完全自对准侧壁多晶硅基技术

T. Shiba, Y. Tamaki, T. Onai, M. Saitoh, T. Kure, F. Murai, T. Nakamura
{"title":"spotec是一种低于10 μ m/sup /双极晶体管结构,采用完全自对准侧壁多晶硅基技术","authors":"T. Shiba, Y. Tamaki, T. Onai, M. Saitoh, T. Kure, F. Murai, T. Nakamura","doi":"10.1109/IEDM.1991.235357","DOIUrl":null,"url":null,"abstract":"A novel structure for high-speed Si bipolar transistors has been developed and a 9.4- mu m/sup 2/ transistor is demonstrated. Transistors are fabricated with a new sidewall polycide base electrode technology (SPOTEC), narrow W plug metallization, narrow U-groove isolation, and 0.3- mu m lithography using an e-beam direct writing technique. SPOTEC is used to reduce the base electrode area. That is, CVD (chemical vapor deposited) W is selectively deposited on a sidewall surface of the polysilicon and is silicided. This technology makes a narrow and low-resistance base electrode (0.4 mu m wide and 10 Omega / Square Operator ) possible. The collector electrode is directly contacted on an n/sup +/ buried layer to reduce its area. The contact hole is filled with a low-resistance W plug by using selective W CVD technology. To reduce the isolation area, a narrow, deep U-groove is etched and refilled with CVD SiO/sub 2/. These four key techniques reduce the transistor area to less than 10 mu m/sup 2/. The shallow E-B junctions are formed using low-energy ion implantation and RTA (rapid thermal annealing). A high cutoff frequency of 38 GHz and small junction capacitances are obtained.<<ETX>>","PeriodicalId":13885,"journal":{"name":"International Electron Devices Meeting 1991 [Technical Digest]","volume":"59 3 1","pages":"455-458"},"PeriodicalIF":0.0000,"publicationDate":"1991-12-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":"{\"title\":\"SPOTEC-a sub-10- mu m/sup 2/ bipolar transistor structure using fully self-aligned sidewall polycide base technology\",\"authors\":\"T. Shiba, Y. Tamaki, T. Onai, M. Saitoh, T. Kure, F. Murai, T. Nakamura\",\"doi\":\"10.1109/IEDM.1991.235357\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A novel structure for high-speed Si bipolar transistors has been developed and a 9.4- mu m/sup 2/ transistor is demonstrated. Transistors are fabricated with a new sidewall polycide base electrode technology (SPOTEC), narrow W plug metallization, narrow U-groove isolation, and 0.3- mu m lithography using an e-beam direct writing technique. SPOTEC is used to reduce the base electrode area. That is, CVD (chemical vapor deposited) W is selectively deposited on a sidewall surface of the polysilicon and is silicided. This technology makes a narrow and low-resistance base electrode (0.4 mu m wide and 10 Omega / Square Operator ) possible. The collector electrode is directly contacted on an n/sup +/ buried layer to reduce its area. The contact hole is filled with a low-resistance W plug by using selective W CVD technology. To reduce the isolation area, a narrow, deep U-groove is etched and refilled with CVD SiO/sub 2/. These four key techniques reduce the transistor area to less than 10 mu m/sup 2/. The shallow E-B junctions are formed using low-energy ion implantation and RTA (rapid thermal annealing). A high cutoff frequency of 38 GHz and small junction capacitances are obtained.<<ETX>>\",\"PeriodicalId\":13885,\"journal\":{\"name\":\"International Electron Devices Meeting 1991 [Technical Digest]\",\"volume\":\"59 3 1\",\"pages\":\"455-458\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1991-12-08\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"12\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Electron Devices Meeting 1991 [Technical Digest]\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEDM.1991.235357\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Electron Devices Meeting 1991 [Technical Digest]","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEDM.1991.235357","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

摘要

提出了一种新的高速硅双极晶体管结构,并演示了9.4 μ m/sup /晶体管。晶体管采用新的侧壁多晶硅基电极技术(SPOTEC),窄W插头金属化,窄u槽隔离,以及使用电子束直写技术的0.3 μ m光刻技术制造。SPOTEC用于减少基电极面积。即,将CVD(化学气相沉积)W选择性地沉积在多晶硅的侧壁表面并硅化。该技术使窄和低电阻基电极(0.4 μ m宽和10 ω /平方算子)成为可能。集电极直接与n/sup +/埋层接触以减小其面积。采用选择性钨气相沉积技术,在接触孔内填充低阻钨塞。为了减少隔离区域,蚀刻窄而深的u型槽并填充CVD SiO/ sub2 /。这四项关键技术将晶体管面积减小到10 μ m/sup /以下。采用低能离子注入和RTA(快速热退火)形成浅E-B结。得到了38ghz的高截止频率和较小的结电容
本文章由计算机程序翻译,如有差异,请以英文原文为准。
SPOTEC-a sub-10- mu m/sup 2/ bipolar transistor structure using fully self-aligned sidewall polycide base technology
A novel structure for high-speed Si bipolar transistors has been developed and a 9.4- mu m/sup 2/ transistor is demonstrated. Transistors are fabricated with a new sidewall polycide base electrode technology (SPOTEC), narrow W plug metallization, narrow U-groove isolation, and 0.3- mu m lithography using an e-beam direct writing technique. SPOTEC is used to reduce the base electrode area. That is, CVD (chemical vapor deposited) W is selectively deposited on a sidewall surface of the polysilicon and is silicided. This technology makes a narrow and low-resistance base electrode (0.4 mu m wide and 10 Omega / Square Operator ) possible. The collector electrode is directly contacted on an n/sup +/ buried layer to reduce its area. The contact hole is filled with a low-resistance W plug by using selective W CVD technology. To reduce the isolation area, a narrow, deep U-groove is etched and refilled with CVD SiO/sub 2/. These four key techniques reduce the transistor area to less than 10 mu m/sup 2/. The shallow E-B junctions are formed using low-energy ion implantation and RTA (rapid thermal annealing). A high cutoff frequency of 38 GHz and small junction capacitances are obtained.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信