异质集成扇出面板级封装的可行性研究

C. Ko, Henry Yang, J. Lau, Ming Li, Curry Lin, Chieh-Lin Chang, Jhih-Yuan Pan, Hsing-Hui Wu, Iris Xu, Tony Chen, Zhang Li, K. Tan, Penny Lo, R. So, Y. H. Chen, N. Fan, E. Kuah, M. Lin, Y. Cheung, Eric Ng, Cao Xi, R. Beica, S. Lim, N. Lee, Mian Tao, J. Lo, Ricky S. W. Lee
{"title":"异质集成扇出面板级封装的可行性研究","authors":"C. Ko, Henry Yang, J. Lau, Ming Li, Curry Lin, Chieh-Lin Chang, Jhih-Yuan Pan, Hsing-Hui Wu, Iris Xu, Tony Chen, Zhang Li, K. Tan, Penny Lo, R. So, Y. H. Chen, N. Fan, E. Kuah, M. Lin, Y. Cheung, Eric Ng, Cao Xi, R. Beica, S. Lim, N. Lee, Mian Tao, J. Lo, Ricky S. W. Lee","doi":"10.1109/ECTC.2019.00010","DOIUrl":null,"url":null,"abstract":"The design, materials, process, and fabrication of a heterogeneous integration of 4 chips by a FOPLP (fan-out panel-level packaging) with chip-first and dies face-down formation are investigated in this study. Emphasis is placed on the application of a new assembly process and materials for fabricating the RDLs (redistribution layers) of the FOPLP. The panel size is 508mm x 508mm. The epoxy molding compound (EMC) is a dry-film material and is molded by lamination method. The minimum metal line width and spacing is 10µm and they are fabricated by printed circuit board (PCB) method and equipment.","PeriodicalId":6726,"journal":{"name":"2019 IEEE 69th Electronic Components and Technology Conference (ECTC)","volume":"16 1","pages":"14-20"},"PeriodicalIF":0.0000,"publicationDate":"2019-05-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Feasibility Study of Fan-Out Panel-Level Packaging for Heterogeneous Integrations\",\"authors\":\"C. Ko, Henry Yang, J. Lau, Ming Li, Curry Lin, Chieh-Lin Chang, Jhih-Yuan Pan, Hsing-Hui Wu, Iris Xu, Tony Chen, Zhang Li, K. Tan, Penny Lo, R. So, Y. H. Chen, N. Fan, E. Kuah, M. Lin, Y. Cheung, Eric Ng, Cao Xi, R. Beica, S. Lim, N. Lee, Mian Tao, J. Lo, Ricky S. W. Lee\",\"doi\":\"10.1109/ECTC.2019.00010\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The design, materials, process, and fabrication of a heterogeneous integration of 4 chips by a FOPLP (fan-out panel-level packaging) with chip-first and dies face-down formation are investigated in this study. Emphasis is placed on the application of a new assembly process and materials for fabricating the RDLs (redistribution layers) of the FOPLP. The panel size is 508mm x 508mm. The epoxy molding compound (EMC) is a dry-film material and is molded by lamination method. The minimum metal line width and spacing is 10µm and they are fabricated by printed circuit board (PCB) method and equipment.\",\"PeriodicalId\":6726,\"journal\":{\"name\":\"2019 IEEE 69th Electronic Components and Technology Conference (ECTC)\",\"volume\":\"16 1\",\"pages\":\"14-20\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-05-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 IEEE 69th Electronic Components and Technology Conference (ECTC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ECTC.2019.00010\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE 69th Electronic Components and Technology Conference (ECTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.2019.00010","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

在本研究中,研究了采用芯片优先和模具面朝下形成的FOPLP(扇形面板级封装)的4个芯片的异构集成的设计,材料,工艺和制造。重点介绍了一种新的组装工艺和材料的应用,用于制造FOPLP的再分布层。面板尺寸为508mm × 508mm。环氧成型复合材料(EMC)是一种干膜材料,采用层压成型。金属线宽度和间距最小为10µm,采用PCB (printed circuit board)方法和设备制作。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Feasibility Study of Fan-Out Panel-Level Packaging for Heterogeneous Integrations
The design, materials, process, and fabrication of a heterogeneous integration of 4 chips by a FOPLP (fan-out panel-level packaging) with chip-first and dies face-down formation are investigated in this study. Emphasis is placed on the application of a new assembly process and materials for fabricating the RDLs (redistribution layers) of the FOPLP. The panel size is 508mm x 508mm. The epoxy molding compound (EMC) is a dry-film material and is molded by lamination method. The minimum metal line width and spacing is 10µm and they are fabricated by printed circuit board (PCB) method and equipment.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信