Suva Banik, M.M.H Rasel, Tanjir Mahmud, M. Hasanuzzaman
{"title":"基于Cadence 90nm CMOS工艺的低功耗1V 77.26µW 6位SAR ADC的设计与实现","authors":"Suva Banik, M.M.H Rasel, Tanjir Mahmud, M. Hasanuzzaman","doi":"10.1109/TENSYMP50017.2020.9230608","DOIUrl":null,"url":null,"abstract":"A micro-electronic system which deals with mixed signal circuits, requires both analog-to-digital converter (A/D) and digital-to-analog converter (D/A). In this project, we focus on wireless biomedical implantable devices where a highperformance ADC interfacing with bio-sensors, pacemaker or many other devices for health caring system is needed to communicate with human body. An extremely high speed is not necessary for such application, but power consumption is a seriously concerned issue. In this paper, we describe a low-power and medium-speed successive approximation register (SAR) ADC. The 6-bit ADC has been designed in 90nm CMOS process and is supplied with 1V. The key segments are a sample and hold (S/H) circuit, an analog comparator, a 6-bit SAR logic unit, which emulates the binary search logic of array and a 6-bit D/A converter. The simulation results show that the circuit consumes 77.26µW with the sampling frequency of up to 1MHz, zero offset, SQNR of 37.34 dB and ENOB of 5.91.","PeriodicalId":6721,"journal":{"name":"2020 IEEE Region 10 Symposium (TENSYMP)","volume":"55 1","pages":"839-842"},"PeriodicalIF":0.0000,"publicationDate":"2020-06-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Design and implementation of a low-power 1V, 77.26µW 6-bit SAR ADC in Cadence 90nm CMOS process for biomedical application\",\"authors\":\"Suva Banik, M.M.H Rasel, Tanjir Mahmud, M. Hasanuzzaman\",\"doi\":\"10.1109/TENSYMP50017.2020.9230608\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A micro-electronic system which deals with mixed signal circuits, requires both analog-to-digital converter (A/D) and digital-to-analog converter (D/A). In this project, we focus on wireless biomedical implantable devices where a highperformance ADC interfacing with bio-sensors, pacemaker or many other devices for health caring system is needed to communicate with human body. An extremely high speed is not necessary for such application, but power consumption is a seriously concerned issue. In this paper, we describe a low-power and medium-speed successive approximation register (SAR) ADC. The 6-bit ADC has been designed in 90nm CMOS process and is supplied with 1V. The key segments are a sample and hold (S/H) circuit, an analog comparator, a 6-bit SAR logic unit, which emulates the binary search logic of array and a 6-bit D/A converter. The simulation results show that the circuit consumes 77.26µW with the sampling frequency of up to 1MHz, zero offset, SQNR of 37.34 dB and ENOB of 5.91.\",\"PeriodicalId\":6721,\"journal\":{\"name\":\"2020 IEEE Region 10 Symposium (TENSYMP)\",\"volume\":\"55 1\",\"pages\":\"839-842\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-06-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 IEEE Region 10 Symposium (TENSYMP)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/TENSYMP50017.2020.9230608\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE Region 10 Symposium (TENSYMP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TENSYMP50017.2020.9230608","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design and implementation of a low-power 1V, 77.26µW 6-bit SAR ADC in Cadence 90nm CMOS process for biomedical application
A micro-electronic system which deals with mixed signal circuits, requires both analog-to-digital converter (A/D) and digital-to-analog converter (D/A). In this project, we focus on wireless biomedical implantable devices where a highperformance ADC interfacing with bio-sensors, pacemaker or many other devices for health caring system is needed to communicate with human body. An extremely high speed is not necessary for such application, but power consumption is a seriously concerned issue. In this paper, we describe a low-power and medium-speed successive approximation register (SAR) ADC. The 6-bit ADC has been designed in 90nm CMOS process and is supplied with 1V. The key segments are a sample and hold (S/H) circuit, an analog comparator, a 6-bit SAR logic unit, which emulates the binary search logic of array and a 6-bit D/A converter. The simulation results show that the circuit consumes 77.26µW with the sampling frequency of up to 1MHz, zero offset, SQNR of 37.34 dB and ENOB of 5.91.