自旋电子电路中的管路设计

N. Kani, A. Naeemi
{"title":"自旋电子电路中的管路设计","authors":"N. Kani, A. Naeemi","doi":"10.1145/2770287.2770314","DOIUrl":null,"url":null,"abstract":"This paper proposes a latch-less pipeline architecture for spintronic circuits and quantifies the impact of pipeline depth and width on the error rate caused by thermal noise. This paper focuses on concatenable spin logic (CSL) even though the proposed architecture and error rate estimation approach can be applied to any spintronic logic that use magnetic moment of nanomagnets as the computational state variable. The latchless pipeline architecture takes advantage of the non-volatility of nanomagnets and eliminates the need for the extra switches that are necessary in CMOS circuits to latch data at the beginning and end of each pipeline stage. However, choosing a pipeline clock rate requires knowing the circuit delay of a single stage. It is shown that the delay of a magnet can best be represented as a gamma distribution, and thus, in order to achieve a 10-4 error rate with a single switch, the clock period will need to be approximately 120% greater the average delay of a single device. This variation tax can be reduced to under 35% for a circuit with 10 switches connected in series, or it can exceed 145% if the switches are connected in parallel (depth=1).","PeriodicalId":6519,"journal":{"name":"2014 IEEE/ACM International Symposium on Nanoscale Architectures (NANOARCH)","volume":"32 1","pages":"110-115"},"PeriodicalIF":0.0000,"publicationDate":"2014-07-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Pipeline design in spintronic circuits\",\"authors\":\"N. Kani, A. Naeemi\",\"doi\":\"10.1145/2770287.2770314\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper proposes a latch-less pipeline architecture for spintronic circuits and quantifies the impact of pipeline depth and width on the error rate caused by thermal noise. This paper focuses on concatenable spin logic (CSL) even though the proposed architecture and error rate estimation approach can be applied to any spintronic logic that use magnetic moment of nanomagnets as the computational state variable. The latchless pipeline architecture takes advantage of the non-volatility of nanomagnets and eliminates the need for the extra switches that are necessary in CMOS circuits to latch data at the beginning and end of each pipeline stage. However, choosing a pipeline clock rate requires knowing the circuit delay of a single stage. It is shown that the delay of a magnet can best be represented as a gamma distribution, and thus, in order to achieve a 10-4 error rate with a single switch, the clock period will need to be approximately 120% greater the average delay of a single device. This variation tax can be reduced to under 35% for a circuit with 10 switches connected in series, or it can exceed 145% if the switches are connected in parallel (depth=1).\",\"PeriodicalId\":6519,\"journal\":{\"name\":\"2014 IEEE/ACM International Symposium on Nanoscale Architectures (NANOARCH)\",\"volume\":\"32 1\",\"pages\":\"110-115\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-07-08\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 IEEE/ACM International Symposium on Nanoscale Architectures (NANOARCH)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1145/2770287.2770314\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 IEEE/ACM International Symposium on Nanoscale Architectures (NANOARCH)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1145/2770287.2770314","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

本文提出了一种用于自旋电子电路的无锁存器管道结构,并量化了管道深度和宽度对热噪声引起的错误率的影响。本文的重点是可连接自旋逻辑(CSL),尽管所提出的结构和错误率估计方法可以应用于任何使用纳米磁体的磁矩作为计算状态变量的自旋电子逻辑。无锁存的管道架构利用了纳米磁铁的非易失性,并且消除了CMOS电路中在每个管道阶段的开始和结束时锁存数据所需的额外开关的需要。然而,选择一个流水线时钟速率需要知道一个单级的电路延迟。结果表明,磁铁的延迟可以最好地表示为伽马分布,因此,为了实现单个开关的10-4错误率,时钟周期将需要比单个设备的平均延迟大约120%。对于10个开关串联连接的电路,这种变化税可以减少到35%以下,或者如果开关并联连接(深度=1),它可以超过145%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Pipeline design in spintronic circuits
This paper proposes a latch-less pipeline architecture for spintronic circuits and quantifies the impact of pipeline depth and width on the error rate caused by thermal noise. This paper focuses on concatenable spin logic (CSL) even though the proposed architecture and error rate estimation approach can be applied to any spintronic logic that use magnetic moment of nanomagnets as the computational state variable. The latchless pipeline architecture takes advantage of the non-volatility of nanomagnets and eliminates the need for the extra switches that are necessary in CMOS circuits to latch data at the beginning and end of each pipeline stage. However, choosing a pipeline clock rate requires knowing the circuit delay of a single stage. It is shown that the delay of a magnet can best be represented as a gamma distribution, and thus, in order to achieve a 10-4 error rate with a single switch, the clock period will need to be approximately 120% greater the average delay of a single device. This variation tax can be reduced to under 35% for a circuit with 10 switches connected in series, or it can exceed 145% if the switches are connected in parallel (depth=1).
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信