基于fpga的低频高频降压变换器滑模控制器设计

Rao K. Shubha, A. Prabhu, V. S. Chakravarthi
{"title":"基于fpga的低频高频降压变换器滑模控制器设计","authors":"Rao K. Shubha, A. Prabhu, V. S. Chakravarthi","doi":"10.1109/ICPACE.2015.7274933","DOIUrl":null,"url":null,"abstract":"This paper presents the digital design of Sliding Mode Controller (SMC) for synchronous buck converter for high switching frequency and low-voltage applications. The buck converter is designed for a switching frequency of 3 MHz. It steps down an input voltage of 3.6V to an output voltage of 0.9V with duty ratio of 25% and maximum load current of 800mA. It utilizes a hybrid digital pulse width modulator (DPWM) consisting of second order sigma-delta modulator (Σ-Δ DPWM) with counter comparator block. Both digital SMC and Σ-Δ DPWM are realized and validated on Field Programmable Gate Arrays (FPGA) using Xilinx system generator tool. Using digital SMC and Σ-Δ DPWM, an Undershoot of 0.27% and Settling Time of 4μs is achieved for load variations of 0.3A to 0.4A. The performance of SM controller is compared with conventional PID controller in terms of dynamic response for load variations. It is shown that SM control provides consistent dynamic performance over a wide range of load variations.","PeriodicalId":6644,"journal":{"name":"2015 International Conference on Power and Advanced Control Engineering (ICPACE)","volume":"25 1","pages":"147-151"},"PeriodicalIF":0.0000,"publicationDate":"2015-09-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design of FPGA-based sliding mode controller for low-voltage high-frequency buck converter\",\"authors\":\"Rao K. Shubha, A. Prabhu, V. S. Chakravarthi\",\"doi\":\"10.1109/ICPACE.2015.7274933\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents the digital design of Sliding Mode Controller (SMC) for synchronous buck converter for high switching frequency and low-voltage applications. The buck converter is designed for a switching frequency of 3 MHz. It steps down an input voltage of 3.6V to an output voltage of 0.9V with duty ratio of 25% and maximum load current of 800mA. It utilizes a hybrid digital pulse width modulator (DPWM) consisting of second order sigma-delta modulator (Σ-Δ DPWM) with counter comparator block. Both digital SMC and Σ-Δ DPWM are realized and validated on Field Programmable Gate Arrays (FPGA) using Xilinx system generator tool. Using digital SMC and Σ-Δ DPWM, an Undershoot of 0.27% and Settling Time of 4μs is achieved for load variations of 0.3A to 0.4A. The performance of SM controller is compared with conventional PID controller in terms of dynamic response for load variations. It is shown that SM control provides consistent dynamic performance over a wide range of load variations.\",\"PeriodicalId\":6644,\"journal\":{\"name\":\"2015 International Conference on Power and Advanced Control Engineering (ICPACE)\",\"volume\":\"25 1\",\"pages\":\"147-151\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-09-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 International Conference on Power and Advanced Control Engineering (ICPACE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICPACE.2015.7274933\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on Power and Advanced Control Engineering (ICPACE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICPACE.2015.7274933","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文介绍了同步降压变换器的滑模控制器(SMC)的数字设计,用于高开关频率和低压应用。buck变换器的开关频率为3mhz。它将3.6V的输入电压降压到0.9V的输出电压,占空比为25%,最大负载电流为800mA。它采用一种由二阶Σ-Δ调制器(Σ-Δ DPWM)和计数器比较器块组成的混合数字脉宽调制器(DPWM)。利用Xilinx系统生成器工具在FPGA上实现了数字SMC和Σ-Δ DPWM,并进行了验证。采用数字SMC和Σ-Δ DPWM,在0.3A ~ 0.4A的负载变化范围内实现了0.27%的欠冲和4μs的稳定时间。在负载变化的动态响应方面,比较了SM控制器与传统PID控制器的性能。结果表明,在较宽的负载变化范围内,SM控制提供了一致的动态性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design of FPGA-based sliding mode controller for low-voltage high-frequency buck converter
This paper presents the digital design of Sliding Mode Controller (SMC) for synchronous buck converter for high switching frequency and low-voltage applications. The buck converter is designed for a switching frequency of 3 MHz. It steps down an input voltage of 3.6V to an output voltage of 0.9V with duty ratio of 25% and maximum load current of 800mA. It utilizes a hybrid digital pulse width modulator (DPWM) consisting of second order sigma-delta modulator (Σ-Δ DPWM) with counter comparator block. Both digital SMC and Σ-Δ DPWM are realized and validated on Field Programmable Gate Arrays (FPGA) using Xilinx system generator tool. Using digital SMC and Σ-Δ DPWM, an Undershoot of 0.27% and Settling Time of 4μs is achieved for load variations of 0.3A to 0.4A. The performance of SM controller is compared with conventional PID controller in terms of dynamic response for load variations. It is shown that SM control provides consistent dynamic performance over a wide range of load variations.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信