新型低功耗全加法器的设计与仿真

A. AsadiAghbolaghi, M.Dolatshahi, M.Emadi
{"title":"新型低功耗全加法器的设计与仿真","authors":"A. AsadiAghbolaghi, M.Dolatshahi, M.Emadi","doi":"10.15662/IJAREEIE.2015.0403002","DOIUrl":null,"url":null,"abstract":"A full adder circuit, regarding its ability to operate the Elementary Arithmetic, i.e. addition, subtraction, multiplication, and division, is considered as one the most important and applicable parts of digital processors in designing integrated circuits. Hence, the present paper tries to introduce a new full adder cell by the use of carbon Nano-tube transistors technology for achieving a circuit with optimal performance and low power consumption. The proposed design consists of 12 CNTFET transistors which have been connected through the passing transistor logic. Carbon Nano-tube transistors show remarkable advantage over MOSFET transistors in consumption power and performance speed. The simulation of the proposed design was conducted based on CNTFET model and by using HSPICE software with the applying voltage of 0.65V and in three different values of frequency, temperature, and capacitor load. The results revealed that the proposed design bears some advantages over the same circuits presented in previous literature.","PeriodicalId":13702,"journal":{"name":"International Journal of Advanced Research in Electrical, Electronics and Instrumentation Energy","volume":"56 1","pages":"1184-1195"},"PeriodicalIF":0.0000,"publicationDate":"2015-03-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Designing and Simulating a New Full Adderwith Low Power Consumption\",\"authors\":\"A. AsadiAghbolaghi, M.Dolatshahi, M.Emadi\",\"doi\":\"10.15662/IJAREEIE.2015.0403002\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A full adder circuit, regarding its ability to operate the Elementary Arithmetic, i.e. addition, subtraction, multiplication, and division, is considered as one the most important and applicable parts of digital processors in designing integrated circuits. Hence, the present paper tries to introduce a new full adder cell by the use of carbon Nano-tube transistors technology for achieving a circuit with optimal performance and low power consumption. The proposed design consists of 12 CNTFET transistors which have been connected through the passing transistor logic. Carbon Nano-tube transistors show remarkable advantage over MOSFET transistors in consumption power and performance speed. The simulation of the proposed design was conducted based on CNTFET model and by using HSPICE software with the applying voltage of 0.65V and in three different values of frequency, temperature, and capacitor load. The results revealed that the proposed design bears some advantages over the same circuits presented in previous literature.\",\"PeriodicalId\":13702,\"journal\":{\"name\":\"International Journal of Advanced Research in Electrical, Electronics and Instrumentation Energy\",\"volume\":\"56 1\",\"pages\":\"1184-1195\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-03-30\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Journal of Advanced Research in Electrical, Electronics and Instrumentation Energy\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.15662/IJAREEIE.2015.0403002\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Journal of Advanced Research in Electrical, Electronics and Instrumentation Energy","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.15662/IJAREEIE.2015.0403002","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

在设计集成电路时,全加法器电路被认为是数字处理器中最重要和最适用的部分之一,因为它具有运算加、减、乘、除等基本运算的能力。因此,本文试图采用碳纳米管晶体管技术,引入一种新的全加法器电池,以实现性能最佳和低功耗的电路。提出的设计由12个CNTFET晶体管组成,这些晶体管通过传递晶体管逻辑连接在一起。碳纳米管晶体管在功耗和性能速度上都比MOSFET晶体管有显著的优势。基于CNTFET模型,利用HSPICE软件在0.65V电压下,在频率、温度和电容负载三种不同值下对所提出的设计进行了仿真。结果表明,所提出的设计比以往文献中提出的相同电路具有一些优势。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Designing and Simulating a New Full Adderwith Low Power Consumption
A full adder circuit, regarding its ability to operate the Elementary Arithmetic, i.e. addition, subtraction, multiplication, and division, is considered as one the most important and applicable parts of digital processors in designing integrated circuits. Hence, the present paper tries to introduce a new full adder cell by the use of carbon Nano-tube transistors technology for achieving a circuit with optimal performance and low power consumption. The proposed design consists of 12 CNTFET transistors which have been connected through the passing transistor logic. Carbon Nano-tube transistors show remarkable advantage over MOSFET transistors in consumption power and performance speed. The simulation of the proposed design was conducted based on CNTFET model and by using HSPICE software with the applying voltage of 0.65V and in three different values of frequency, temperature, and capacitor load. The results revealed that the proposed design bears some advantages over the same circuits presented in previous literature.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信