Jae-Hyuk Lee, Seunghoon Lee, Jun-Ho Boo, Jun-Sang Park, Tai-Ji An, Hee-Wook Shin, Young-Jae Cho, Michael Choi, J. Burm, G. Ahn
{"title":"一种部分单调开关的11位160 ms /s非二进制c型SAR ADC","authors":"Jae-Hyuk Lee, Seunghoon Lee, Jun-Ho Boo, Jun-Sang Park, Tai-Ji An, Hee-Wook Shin, Young-Jae Cho, Michael Choi, J. Burm, G. Ahn","doi":"10.5573/jsts.2023.23.2.118","DOIUrl":null,"url":null,"abstract":"—This work proposes a single-channel 11-bit successive-approximation register (SAR) analog-to-digital converter (ADC) with an operating speed of 160-MS/s based on a non-binary digital-to-analog converter (DAC) for settling error correction. In the proposed DAC, a non-binary-weighted structure with redundancy is employed for the upper 8-bit capacitor array to reduce the residual voltage settling time requirement, facilitating high-speed operation. The remaining 3-bit capacitor array is composed of three unit capacitors, which are attached to the fractional reference voltages generated from a resistor string (R-string). The proposed partially monotonic switching scheme reduces the switching power consumption and the common-mode voltage variations of the DAC output voltage. The proposed 3D-encapsulated capacitor layout reduces the interference of adjacent signals while securing the high linearity of capacitors. Implemented in a 28 nm CMOS, the proposed ADC consumes 1.67 mW of power with a 1.0 V supply voltage and occupies an active area of 0.026 mm 2","PeriodicalId":17067,"journal":{"name":"Journal of Semiconductor Technology and Science","volume":"30 1","pages":""},"PeriodicalIF":0.5000,"publicationDate":"2023-04-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"An 11-bit 160-MS/s Non-binary C-based SAR ADC with a Partially Monotonic Switching Scheme\",\"authors\":\"Jae-Hyuk Lee, Seunghoon Lee, Jun-Ho Boo, Jun-Sang Park, Tai-Ji An, Hee-Wook Shin, Young-Jae Cho, Michael Choi, J. Burm, G. Ahn\",\"doi\":\"10.5573/jsts.2023.23.2.118\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"—This work proposes a single-channel 11-bit successive-approximation register (SAR) analog-to-digital converter (ADC) with an operating speed of 160-MS/s based on a non-binary digital-to-analog converter (DAC) for settling error correction. In the proposed DAC, a non-binary-weighted structure with redundancy is employed for the upper 8-bit capacitor array to reduce the residual voltage settling time requirement, facilitating high-speed operation. The remaining 3-bit capacitor array is composed of three unit capacitors, which are attached to the fractional reference voltages generated from a resistor string (R-string). The proposed partially monotonic switching scheme reduces the switching power consumption and the common-mode voltage variations of the DAC output voltage. The proposed 3D-encapsulated capacitor layout reduces the interference of adjacent signals while securing the high linearity of capacitors. Implemented in a 28 nm CMOS, the proposed ADC consumes 1.67 mW of power with a 1.0 V supply voltage and occupies an active area of 0.026 mm 2\",\"PeriodicalId\":17067,\"journal\":{\"name\":\"Journal of Semiconductor Technology and Science\",\"volume\":\"30 1\",\"pages\":\"\"},\"PeriodicalIF\":0.5000,\"publicationDate\":\"2023-04-30\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Journal of Semiconductor Technology and Science\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://doi.org/10.5573/jsts.2023.23.2.118\",\"RegionNum\":4,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q4\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Journal of Semiconductor Technology and Science","FirstCategoryId":"5","ListUrlMain":"https://doi.org/10.5573/jsts.2023.23.2.118","RegionNum":4,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0
摘要
本研究提出了一种基于非二进制数模转换器(DAC)的单通道11位连续逼近寄存器(SAR)模数转换器(ADC),其工作速度为160 ms /s,用于解决纠错。在该DAC中,采用非二值加权冗余结构对上8位电容阵列进行冗余处理,减少了剩余电压的稳定时间,便于高速运行。剩余的3位电容器阵列由三个单位电容器组成,它们连接到由电阻串(r -串)产生的分数参考电压上。所提出的部分单调开关方案降低了开关功耗和DAC输出电压的共模电压变化。所提出的3d封装电容器布局减少了相邻信号的干扰,同时确保了电容器的高线性度。该ADC采用28 nm CMOS实现,在1.0 V电源电压下功耗为1.67 mW,有效面积为0.026 mm2
An 11-bit 160-MS/s Non-binary C-based SAR ADC with a Partially Monotonic Switching Scheme
—This work proposes a single-channel 11-bit successive-approximation register (SAR) analog-to-digital converter (ADC) with an operating speed of 160-MS/s based on a non-binary digital-to-analog converter (DAC) for settling error correction. In the proposed DAC, a non-binary-weighted structure with redundancy is employed for the upper 8-bit capacitor array to reduce the residual voltage settling time requirement, facilitating high-speed operation. The remaining 3-bit capacitor array is composed of three unit capacitors, which are attached to the fractional reference voltages generated from a resistor string (R-string). The proposed partially monotonic switching scheme reduces the switching power consumption and the common-mode voltage variations of the DAC output voltage. The proposed 3D-encapsulated capacitor layout reduces the interference of adjacent signals while securing the high linearity of capacitors. Implemented in a 28 nm CMOS, the proposed ADC consumes 1.67 mW of power with a 1.0 V supply voltage and occupies an active area of 0.026 mm 2
期刊介绍:
Journal of Semiconductor Technology and Science is published to provide a forum for R&D people involved in every aspect of the integrated circuit technology, i.e., VLSI fabrication process technology, VLSI device technology, VLSI circuit design and other novel applications of this mass production technology. When IC was invented, these people worked together in one place. However, as the field of IC expanded, our individual knowledge became narrower, creating different branches in the technical society, which has made it more difficult to communicate as a whole. The fisherman, however, always knows that he can capture more fish at the border where warm and cold-water meet. Thus, we decided to go backwards gathering people involved in all VLSI technology in one place.