{"title":"动态半轨差动逻辑低功耗","authors":"S. Choe, G. Rigby, G. Hellestrand","doi":"10.1109/ISCAS.1997.621530","DOIUrl":null,"url":null,"abstract":"A new logic family which uses less power compared to conventional logic is described. Power reduction is achieved by recycling the charge from the evaluate cycle for the precharge cycle. The logic of each stage is pipelined anti the cascade chain operates on a four phase clock. Power metrics for both gate and overall power (sum of gate and clock power) are presented. Simulations demonstrate a reduction of 40% to 50% in the gate power consumption compared to conventional logic.","PeriodicalId":68559,"journal":{"name":"电路与系统学报","volume":"89 1","pages":"1936-1939 vol.3"},"PeriodicalIF":0.0000,"publicationDate":"1997-06-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Dynamic half rail differential logic for low power\",\"authors\":\"S. Choe, G. Rigby, G. Hellestrand\",\"doi\":\"10.1109/ISCAS.1997.621530\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A new logic family which uses less power compared to conventional logic is described. Power reduction is achieved by recycling the charge from the evaluate cycle for the precharge cycle. The logic of each stage is pipelined anti the cascade chain operates on a four phase clock. Power metrics for both gate and overall power (sum of gate and clock power) are presented. Simulations demonstrate a reduction of 40% to 50% in the gate power consumption compared to conventional logic.\",\"PeriodicalId\":68559,\"journal\":{\"name\":\"电路与系统学报\",\"volume\":\"89 1\",\"pages\":\"1936-1939 vol.3\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1997-06-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"电路与系统学报\",\"FirstCategoryId\":\"1093\",\"ListUrlMain\":\"https://doi.org/10.1109/ISCAS.1997.621530\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"电路与系统学报","FirstCategoryId":"1093","ListUrlMain":"https://doi.org/10.1109/ISCAS.1997.621530","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Dynamic half rail differential logic for low power
A new logic family which uses less power compared to conventional logic is described. Power reduction is achieved by recycling the charge from the evaluate cycle for the precharge cycle. The logic of each stage is pipelined anti the cascade chain operates on a four phase clock. Power metrics for both gate and overall power (sum of gate and clock power) are presented. Simulations demonstrate a reduction of 40% to 50% in the gate power consumption compared to conventional logic.