动态半轨差动逻辑低功耗

S. Choe, G. Rigby, G. Hellestrand
{"title":"动态半轨差动逻辑低功耗","authors":"S. Choe, G. Rigby, G. Hellestrand","doi":"10.1109/ISCAS.1997.621530","DOIUrl":null,"url":null,"abstract":"A new logic family which uses less power compared to conventional logic is described. Power reduction is achieved by recycling the charge from the evaluate cycle for the precharge cycle. The logic of each stage is pipelined anti the cascade chain operates on a four phase clock. Power metrics for both gate and overall power (sum of gate and clock power) are presented. Simulations demonstrate a reduction of 40% to 50% in the gate power consumption compared to conventional logic.","PeriodicalId":68559,"journal":{"name":"电路与系统学报","volume":"89 1","pages":"1936-1939 vol.3"},"PeriodicalIF":0.0000,"publicationDate":"1997-06-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Dynamic half rail differential logic for low power\",\"authors\":\"S. Choe, G. Rigby, G. Hellestrand\",\"doi\":\"10.1109/ISCAS.1997.621530\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A new logic family which uses less power compared to conventional logic is described. Power reduction is achieved by recycling the charge from the evaluate cycle for the precharge cycle. The logic of each stage is pipelined anti the cascade chain operates on a four phase clock. Power metrics for both gate and overall power (sum of gate and clock power) are presented. Simulations demonstrate a reduction of 40% to 50% in the gate power consumption compared to conventional logic.\",\"PeriodicalId\":68559,\"journal\":{\"name\":\"电路与系统学报\",\"volume\":\"89 1\",\"pages\":\"1936-1939 vol.3\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1997-06-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"电路与系统学报\",\"FirstCategoryId\":\"1093\",\"ListUrlMain\":\"https://doi.org/10.1109/ISCAS.1997.621530\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"电路与系统学报","FirstCategoryId":"1093","ListUrlMain":"https://doi.org/10.1109/ISCAS.1997.621530","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

介绍了一种比传统逻辑功耗更低的新型逻辑族。通过在预充电循环中回收评估循环中的电荷来实现功率降低。每个级的逻辑都是流水线的,而级联链在四相时钟上运行。给出了门和总功率(门和时钟功率之和)的功率指标。仿真表明,与传统逻辑相比,栅极功耗降低了40%至50%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Dynamic half rail differential logic for low power
A new logic family which uses less power compared to conventional logic is described. Power reduction is achieved by recycling the charge from the evaluate cycle for the precharge cycle. The logic of each stage is pipelined anti the cascade chain operates on a four phase clock. Power metrics for both gate and overall power (sum of gate and clock power) are presented. Simulations demonstrate a reduction of 40% to 50% in the gate power consumption compared to conventional logic.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
2463
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信