基于导通di/dt延迟时间的SiC mosfet栅极氧化退化监测方法

IF 0.2 Q4 AREA STUDIES
Jianlong Kang, Qiang Wu, Yu Chen, He Xu, Haoze Luo, Zhen Xin
{"title":"基于导通di/dt延迟时间的SiC mosfet栅极氧化退化监测方法","authors":"Jianlong Kang, Qiang Wu, Yu Chen, He Xu, Haoze Luo, Zhen Xin","doi":"10.1109/ITECAsia-Pacific56316.2022.9941951","DOIUrl":null,"url":null,"abstract":"This paper presents a method for SiC MOSFET gate oxide degradation monitoring based on turn-on di/dt delay time (di/dt-delay). The physical mechanism of turn-on di/dt shift with gate oxide degradation is first analyzed. Then, high-temperature gate bias tests are applied to two kinds of devices to accelerate gate oxide degradation. The aging test shows that turn-on di/dt-delay can be used as a precursor for SiC MOSFET gate oxide degradation with detectable amplitude shift. Subsequently, a di/dt-delay extraction circuit based on the parasitic inductance of SiC MOSFET power source pin is designed. Finally, the validity of the extraction circuit is verified by double-pulse tests.","PeriodicalId":45126,"journal":{"name":"Asia-Pacific Journal-Japan Focus","volume":"4 1","pages":"1-4"},"PeriodicalIF":0.2000,"publicationDate":"2022-10-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A method for SiC MOSFETs gate oxide degradation monitoring based on turn-on di/dt delay time\",\"authors\":\"Jianlong Kang, Qiang Wu, Yu Chen, He Xu, Haoze Luo, Zhen Xin\",\"doi\":\"10.1109/ITECAsia-Pacific56316.2022.9941951\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a method for SiC MOSFET gate oxide degradation monitoring based on turn-on di/dt delay time (di/dt-delay). The physical mechanism of turn-on di/dt shift with gate oxide degradation is first analyzed. Then, high-temperature gate bias tests are applied to two kinds of devices to accelerate gate oxide degradation. The aging test shows that turn-on di/dt-delay can be used as a precursor for SiC MOSFET gate oxide degradation with detectable amplitude shift. Subsequently, a di/dt-delay extraction circuit based on the parasitic inductance of SiC MOSFET power source pin is designed. Finally, the validity of the extraction circuit is verified by double-pulse tests.\",\"PeriodicalId\":45126,\"journal\":{\"name\":\"Asia-Pacific Journal-Japan Focus\",\"volume\":\"4 1\",\"pages\":\"1-4\"},\"PeriodicalIF\":0.2000,\"publicationDate\":\"2022-10-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Asia-Pacific Journal-Japan Focus\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ITECAsia-Pacific56316.2022.9941951\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q4\",\"JCRName\":\"AREA STUDIES\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Asia-Pacific Journal-Japan Focus","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ITECAsia-Pacific56316.2022.9941951","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"AREA STUDIES","Score":null,"Total":0}
引用次数: 0

摘要

本文提出了一种基于di/dt延迟时间(di/dt-delay)的SiC MOSFET栅极氧化物劣化监测方法。首先分析了栅极氧化物降解导致导通di/dt位移的物理机理。然后,对两种加速栅氧化物降解的器件进行了高温栅偏置试验。老化试验表明,导通di/dt延迟可以作为SiC MOSFET栅极氧化物降解的前驱体,并具有可检测的幅度位移。随后,设计了一种基于SiC MOSFET电源引脚寄生电感的di/dt延迟提取电路。最后,通过双脉冲测试验证了提取电路的有效性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A method for SiC MOSFETs gate oxide degradation monitoring based on turn-on di/dt delay time
This paper presents a method for SiC MOSFET gate oxide degradation monitoring based on turn-on di/dt delay time (di/dt-delay). The physical mechanism of turn-on di/dt shift with gate oxide degradation is first analyzed. Then, high-temperature gate bias tests are applied to two kinds of devices to accelerate gate oxide degradation. The aging test shows that turn-on di/dt-delay can be used as a precursor for SiC MOSFET gate oxide degradation with detectable amplitude shift. Subsequently, a di/dt-delay extraction circuit based on the parasitic inductance of SiC MOSFET power source pin is designed. Finally, the validity of the extraction circuit is verified by double-pulse tests.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
CiteScore
1.20
自引率
0.00%
发文量
8
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信