4-PAM信令方案的动态噪声分析

Arash Abtahi Forooshani, F. Rokhani, R. Sidek, I. Halin
{"title":"4-PAM信令方案的动态噪声分析","authors":"Arash Abtahi Forooshani, F. Rokhani, R. Sidek, I. Halin","doi":"10.1109/ISCE.2012.6241686","DOIUrl":null,"url":null,"abstract":"For the past two decades, the feature size in the integrated circuits industry has been shrinking continuously. The higher number of gates integrated on a die has been translated into soaring demand for on-chip communication. Different multilevel signaling techniques with and without bus encoding or error control coding have been proposed to deal with the tradeoffs between reliability and power consumption. However, the signal integrity analysis to evaluate these techniques has been often performed based on pessimistic static noise margins. By applying dynamic noise margins, in this paper, we propose a new method to model the receivers in 4-PAM signaling scheme as one of popular alternatives for binary signaling. The outcome of this research demonstrates significant improvement in predicting the reliability performance of the chosen signaling scheme. The more realistic signal integrity analysis presented here can be utilized in favor of various design optimizations, for example, shorter spaces between wires, longer interconnects, faster transitions and lower signaling voltages.","PeriodicalId":6297,"journal":{"name":"2012 IEEE 16th International Symposium on Consumer Electronics","volume":"76 1","pages":"1-5"},"PeriodicalIF":0.0000,"publicationDate":"2012-06-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Dynamic noise analysis for 4-PAM signaling scheme\",\"authors\":\"Arash Abtahi Forooshani, F. Rokhani, R. Sidek, I. Halin\",\"doi\":\"10.1109/ISCE.2012.6241686\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"For the past two decades, the feature size in the integrated circuits industry has been shrinking continuously. The higher number of gates integrated on a die has been translated into soaring demand for on-chip communication. Different multilevel signaling techniques with and without bus encoding or error control coding have been proposed to deal with the tradeoffs between reliability and power consumption. However, the signal integrity analysis to evaluate these techniques has been often performed based on pessimistic static noise margins. By applying dynamic noise margins, in this paper, we propose a new method to model the receivers in 4-PAM signaling scheme as one of popular alternatives for binary signaling. The outcome of this research demonstrates significant improvement in predicting the reliability performance of the chosen signaling scheme. The more realistic signal integrity analysis presented here can be utilized in favor of various design optimizations, for example, shorter spaces between wires, longer interconnects, faster transitions and lower signaling voltages.\",\"PeriodicalId\":6297,\"journal\":{\"name\":\"2012 IEEE 16th International Symposium on Consumer Electronics\",\"volume\":\"76 1\",\"pages\":\"1-5\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-06-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 IEEE 16th International Symposium on Consumer Electronics\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISCE.2012.6241686\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE 16th International Symposium on Consumer Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCE.2012.6241686","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

在过去的二十年里,集成电路行业的特征尺寸一直在不断缩小。集成在一个芯片上的门的数量越来越多,这就导致了对片上通信的需求激增。为了解决可靠性和功耗之间的权衡问题,提出了不同的多电平信令技术,包括总线编码和错误控制编码。然而,评估这些技术的信号完整性分析通常是基于悲观静态噪声裕度进行的。本文利用动态噪声裕度,提出了一种新的方法来对4-PAM信令方案中的接收机进行建模,该方案是二进制信令的常用替代方案之一。本研究的结果表明,在预测所选信令方案的可靠性性能方面有显着改善。这里介绍的更现实的信号完整性分析可以用于支持各种设计优化,例如,更短的线间距,更长的互连,更快的转换和更低的信号电压。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Dynamic noise analysis for 4-PAM signaling scheme
For the past two decades, the feature size in the integrated circuits industry has been shrinking continuously. The higher number of gates integrated on a die has been translated into soaring demand for on-chip communication. Different multilevel signaling techniques with and without bus encoding or error control coding have been proposed to deal with the tradeoffs between reliability and power consumption. However, the signal integrity analysis to evaluate these techniques has been often performed based on pessimistic static noise margins. By applying dynamic noise margins, in this paper, we propose a new method to model the receivers in 4-PAM signaling scheme as one of popular alternatives for binary signaling. The outcome of this research demonstrates significant improvement in predicting the reliability performance of the chosen signaling scheme. The more realistic signal integrity analysis presented here can be utilized in favor of various design optimizations, for example, shorter spaces between wires, longer interconnects, faster transitions and lower signaling voltages.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信