Po-Hao Chang, C. Hsieh, Chun-Wei Chang, Chih-Lun Chuang, Chen-Feng Chiang
{"title":"面向网络应用的信息互连信号和电源完整性分析","authors":"Po-Hao Chang, C. Hsieh, Chun-Wei Chang, Chih-Lun Chuang, Chen-Feng Chiang","doi":"10.1109/ECTC.2018.00258","DOIUrl":null,"url":null,"abstract":"MediaTek INFO Link (M-Link) is worldwide first successful homogeneous DIE-to-DIE data link for high-speed networking application. Considering benefits from large on-die capacitance of core-power domain, merged power domain for INFO and core-power is adopted. However, in order to sustain over 250W external core-power interference and internal INFO SSO noises, optimization of whole band target impedances to against these noises becomes one of major challenges. In this paper, a systematic approach to design M-Link in the extreme condition is proposed. In first part of paper, modulated chip power model (MCPM) technology is applied to ensure System-PDN. MCPM is modulated CPM which serves as new current load to represent mid-frequency bands interference for system level time domain noise simulations. In the second part, input pattern modulation (IPM) was applied to predict worst power ripple on INFO I/Os and jitter from sensitive circuit critical path. The IPM methodology serves as a total assessment considering all SI/PI impact to ensure a robust design. Finally, given fully consideration on System-PDN and INFO SI/PI, INFO I/Os with 4.8Gbps speed achieved 70% ETT eye windows in both simulation and verification. The design trade-off on core-power merged and separated is also discussed for future higher system bandwidth requirement.","PeriodicalId":6555,"journal":{"name":"2018 IEEE 68th Electronic Components and Technology Conference (ECTC)","volume":"21 1","pages":"1720-1725"},"PeriodicalIF":0.0000,"publicationDate":"2018-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Signal and Power Integrity Analysis of InFO Interconnect for Networking Application\",\"authors\":\"Po-Hao Chang, C. Hsieh, Chun-Wei Chang, Chih-Lun Chuang, Chen-Feng Chiang\",\"doi\":\"10.1109/ECTC.2018.00258\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"MediaTek INFO Link (M-Link) is worldwide first successful homogeneous DIE-to-DIE data link for high-speed networking application. Considering benefits from large on-die capacitance of core-power domain, merged power domain for INFO and core-power is adopted. However, in order to sustain over 250W external core-power interference and internal INFO SSO noises, optimization of whole band target impedances to against these noises becomes one of major challenges. In this paper, a systematic approach to design M-Link in the extreme condition is proposed. In first part of paper, modulated chip power model (MCPM) technology is applied to ensure System-PDN. MCPM is modulated CPM which serves as new current load to represent mid-frequency bands interference for system level time domain noise simulations. In the second part, input pattern modulation (IPM) was applied to predict worst power ripple on INFO I/Os and jitter from sensitive circuit critical path. The IPM methodology serves as a total assessment considering all SI/PI impact to ensure a robust design. Finally, given fully consideration on System-PDN and INFO SI/PI, INFO I/Os with 4.8Gbps speed achieved 70% ETT eye windows in both simulation and verification. The design trade-off on core-power merged and separated is also discussed for future higher system bandwidth requirement.\",\"PeriodicalId\":6555,\"journal\":{\"name\":\"2018 IEEE 68th Electronic Components and Technology Conference (ECTC)\",\"volume\":\"21 1\",\"pages\":\"1720-1725\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-05-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE 68th Electronic Components and Technology Conference (ECTC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ECTC.2018.00258\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE 68th Electronic Components and Technology Conference (ECTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.2018.00258","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5
摘要
联发科INFO Link (M-Link)是世界上第一个成功的高速网络应用的同质DIE-to-DIE数据链路。考虑到芯功率域的片上电容大的优点,采用了INFO和芯功率的合并功率域。然而,为了承受超过250W的外部核心功率干扰和内部INFO SSO噪声,优化全带目标阻抗以抵抗这些噪声成为主要挑战之一。本文提出了一种在极端条件下设计M-Link的系统方法。在论文的第一部分,采用调制芯片功率模型(MCPM)技术来保证系统- pdn。MCPM是一种调制的CPM,它作为新的电流负载来表示系统级时域噪声仿真中的中频干扰。在第二部分,应用输入模式调制(IPM)预测INFO I/ o的最坏功率纹波和敏感电路关键路径的抖动。IPM方法作为考虑所有SI/PI影响的总体评估,以确保稳健的设计。最后,在充分考虑System-PDN和INFO SI/PI的情况下,在仿真和验证中,速度为4.8Gbps的INFO I/ o均达到了70%的ETT眼窗。针对未来更高的系统带宽需求,讨论了核功率合并与分离的设计权衡。
Signal and Power Integrity Analysis of InFO Interconnect for Networking Application
MediaTek INFO Link (M-Link) is worldwide first successful homogeneous DIE-to-DIE data link for high-speed networking application. Considering benefits from large on-die capacitance of core-power domain, merged power domain for INFO and core-power is adopted. However, in order to sustain over 250W external core-power interference and internal INFO SSO noises, optimization of whole band target impedances to against these noises becomes one of major challenges. In this paper, a systematic approach to design M-Link in the extreme condition is proposed. In first part of paper, modulated chip power model (MCPM) technology is applied to ensure System-PDN. MCPM is modulated CPM which serves as new current load to represent mid-frequency bands interference for system level time domain noise simulations. In the second part, input pattern modulation (IPM) was applied to predict worst power ripple on INFO I/Os and jitter from sensitive circuit critical path. The IPM methodology serves as a total assessment considering all SI/PI impact to ensure a robust design. Finally, given fully consideration on System-PDN and INFO SI/PI, INFO I/Os with 4.8Gbps speed achieved 70% ETT eye windows in both simulation and verification. The design trade-off on core-power merged and separated is also discussed for future higher system bandwidth requirement.