{"title":"WLCSP封装和PCB板级可靠性设计","authors":"J. Chiu, K.C. Chang, S. Hsu, P. Tsao, M. Lii","doi":"10.1109/ECTC.2019.00121","DOIUrl":null,"url":null,"abstract":"WLCSP packaging is wildly use in portable electronic products such as phone, watch, and intelligent bracelet. The advantages of WLCSP package are parasitic inductance minimized, reduced package size, and enhanced thermal conduction characteristics. To enable these benefits regardless of the die's functional complexity, we adopted Cu with ELK (extreme Low-K) material as inter-metal-dielectric native to advanced silicon fabrication technology, and WLCSP packing with large die size, thus fulfilling requirements for high speed & low power consumption. To investigate wafer WLCSP board level reliability performance is essential and critical for successful product launch and preventing field return risk. Test vehicles were used with combinations in PBO2 opening, PCB thickness, and PCB metal gradient, to understand stress on ELK behavior and potential impact on board level reliability. A quick stress test methodology using 75 cycles of -650C~1500C liquid-to-liquid thermal shock (LLTS), showing ~acceleration factor of 1.9 compared with TCB stress, was validated and used for shortening experiment cycle time. A 6x6 mm2 test vehicle was used for different WLCSP package PBO2 opening, PCB thickness and PCB metal design to assess board level reliability impact. LLTS 75cycles result showed larger PBO2 opening will get die edge ELK delamination defects. Higher PCB metal gradient board (more than 50%) & more thick (1mm) also got higher fail rate. For better WLCSP board level reliability structure, smaller WLCSP package PBO2 opening, thinner PCB thickness and uniform PCB metal distribution are recommended.","PeriodicalId":6726,"journal":{"name":"2019 IEEE 69th Electronic Components and Technology Conference (ECTC)","volume":"5 1","pages":"763-767"},"PeriodicalIF":0.0000,"publicationDate":"2019-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"WLCSP Package and PCB Design for Board Level Reliability\",\"authors\":\"J. Chiu, K.C. Chang, S. Hsu, P. Tsao, M. Lii\",\"doi\":\"10.1109/ECTC.2019.00121\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"WLCSP packaging is wildly use in portable electronic products such as phone, watch, and intelligent bracelet. The advantages of WLCSP package are parasitic inductance minimized, reduced package size, and enhanced thermal conduction characteristics. To enable these benefits regardless of the die's functional complexity, we adopted Cu with ELK (extreme Low-K) material as inter-metal-dielectric native to advanced silicon fabrication technology, and WLCSP packing with large die size, thus fulfilling requirements for high speed & low power consumption. To investigate wafer WLCSP board level reliability performance is essential and critical for successful product launch and preventing field return risk. Test vehicles were used with combinations in PBO2 opening, PCB thickness, and PCB metal gradient, to understand stress on ELK behavior and potential impact on board level reliability. A quick stress test methodology using 75 cycles of -650C~1500C liquid-to-liquid thermal shock (LLTS), showing ~acceleration factor of 1.9 compared with TCB stress, was validated and used for shortening experiment cycle time. A 6x6 mm2 test vehicle was used for different WLCSP package PBO2 opening, PCB thickness and PCB metal design to assess board level reliability impact. LLTS 75cycles result showed larger PBO2 opening will get die edge ELK delamination defects. Higher PCB metal gradient board (more than 50%) & more thick (1mm) also got higher fail rate. For better WLCSP board level reliability structure, smaller WLCSP package PBO2 opening, thinner PCB thickness and uniform PCB metal distribution are recommended.\",\"PeriodicalId\":6726,\"journal\":{\"name\":\"2019 IEEE 69th Electronic Components and Technology Conference (ECTC)\",\"volume\":\"5 1\",\"pages\":\"763-767\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-05-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 IEEE 69th Electronic Components and Technology Conference (ECTC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ECTC.2019.00121\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE 69th Electronic Components and Technology Conference (ECTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.2019.00121","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
WLCSP Package and PCB Design for Board Level Reliability
WLCSP packaging is wildly use in portable electronic products such as phone, watch, and intelligent bracelet. The advantages of WLCSP package are parasitic inductance minimized, reduced package size, and enhanced thermal conduction characteristics. To enable these benefits regardless of the die's functional complexity, we adopted Cu with ELK (extreme Low-K) material as inter-metal-dielectric native to advanced silicon fabrication technology, and WLCSP packing with large die size, thus fulfilling requirements for high speed & low power consumption. To investigate wafer WLCSP board level reliability performance is essential and critical for successful product launch and preventing field return risk. Test vehicles were used with combinations in PBO2 opening, PCB thickness, and PCB metal gradient, to understand stress on ELK behavior and potential impact on board level reliability. A quick stress test methodology using 75 cycles of -650C~1500C liquid-to-liquid thermal shock (LLTS), showing ~acceleration factor of 1.9 compared with TCB stress, was validated and used for shortening experiment cycle time. A 6x6 mm2 test vehicle was used for different WLCSP package PBO2 opening, PCB thickness and PCB metal design to assess board level reliability impact. LLTS 75cycles result showed larger PBO2 opening will get die edge ELK delamination defects. Higher PCB metal gradient board (more than 50%) & more thick (1mm) also got higher fail rate. For better WLCSP board level reliability structure, smaller WLCSP package PBO2 opening, thinner PCB thickness and uniform PCB metal distribution are recommended.