可扩展双晶体管存储器(STTM)

J. Yi, W.S. Kim, S. Song, Y. Khang, H. Kim, J.H. Choi, H. Lim, N. Lee, K. Fujihara, H. Kang, J. Moon, M.Y. Lee
{"title":"可扩展双晶体管存储器(STTM)","authors":"J. Yi, W.S. Kim, S. Song, Y. Khang, H. Kim, J.H. Choi, H. Lim, N. Lee, K. Fujihara, H. Kang, J. Moon, M.Y. Lee","doi":"10.1109/IEDM.2001.979632","DOIUrl":null,"url":null,"abstract":"A novel memory device called Scalable Two-Transistor Memory (STTM) has been developed. STTM is a floating gate device with the writing mechanism of direct tunneling through the multiple tunnel junction (MTJ). STTM has potential advantages of scalability, high density, high speed, long data retention, low voltage operation, low power consumption, and good endurability. We have fabricated and successfully demonstrated the memory cell operation of the STTM for the first time. The STTM unit cell fabricated using 0.16 /spl mu/m silicon processing showed the writing speed of /spl sim/100 ns and the data retention time of /spl sim/200 sec. with the operation voltages of -5/spl sim/5 V. Also, we developed a novel architecture for the high-density STTM cell array with an unit cell size of 4F/sup 2/ and a process scheme to fabricate it.","PeriodicalId":13825,"journal":{"name":"International Electron Devices Meeting. Technical Digest (Cat. No.01CH37224)","volume":"16 1","pages":"36.1.1-36.1.4"},"PeriodicalIF":0.0000,"publicationDate":"2001-12-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Scalable Two-Transistor Memory (STTM)\",\"authors\":\"J. Yi, W.S. Kim, S. Song, Y. Khang, H. Kim, J.H. Choi, H. Lim, N. Lee, K. Fujihara, H. Kang, J. Moon, M.Y. Lee\",\"doi\":\"10.1109/IEDM.2001.979632\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A novel memory device called Scalable Two-Transistor Memory (STTM) has been developed. STTM is a floating gate device with the writing mechanism of direct tunneling through the multiple tunnel junction (MTJ). STTM has potential advantages of scalability, high density, high speed, long data retention, low voltage operation, low power consumption, and good endurability. We have fabricated and successfully demonstrated the memory cell operation of the STTM for the first time. The STTM unit cell fabricated using 0.16 /spl mu/m silicon processing showed the writing speed of /spl sim/100 ns and the data retention time of /spl sim/200 sec. with the operation voltages of -5/spl sim/5 V. Also, we developed a novel architecture for the high-density STTM cell array with an unit cell size of 4F/sup 2/ and a process scheme to fabricate it.\",\"PeriodicalId\":13825,\"journal\":{\"name\":\"International Electron Devices Meeting. Technical Digest (Cat. No.01CH37224)\",\"volume\":\"16 1\",\"pages\":\"36.1.1-36.1.4\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2001-12-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Electron Devices Meeting. Technical Digest (Cat. No.01CH37224)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEDM.2001.979632\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Electron Devices Meeting. Technical Digest (Cat. No.01CH37224)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEDM.2001.979632","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

摘要

一种新型的存储器件称为可扩展双晶体管存储器(STTM)。STTM是一种浮栅器件,其写入机制是通过多隧道结(MTJ)直接穿隧。STTM具有可扩展性、高密度、高速度、数据保持时间长、低电压运行、低功耗、耐久性等潜在优势。我们首次制作并成功演示了STTM的存储单元操作。采用0.16 /spl mu/m硅工艺制备的STTM单元电池,在-5/spl sim/ 5v工作电压下,写入速度为/spl sim/ 100ns,数据保留时间为/spl sim/ 200s。此外,我们还开发了一种高密度STTM电池阵列的新架构,其单元尺寸为4F/sup / 2/,并提出了一种制造它的工艺方案。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Scalable Two-Transistor Memory (STTM)
A novel memory device called Scalable Two-Transistor Memory (STTM) has been developed. STTM is a floating gate device with the writing mechanism of direct tunneling through the multiple tunnel junction (MTJ). STTM has potential advantages of scalability, high density, high speed, long data retention, low voltage operation, low power consumption, and good endurability. We have fabricated and successfully demonstrated the memory cell operation of the STTM for the first time. The STTM unit cell fabricated using 0.16 /spl mu/m silicon processing showed the writing speed of /spl sim/100 ns and the data retention time of /spl sim/200 sec. with the operation voltages of -5/spl sim/5 V. Also, we developed a novel architecture for the high-density STTM cell array with an unit cell size of 4F/sup 2/ and a process scheme to fabricate it.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信