Longbo Fan, Bingbing Ma, N. Yan, Yun Yin, Hongtao Xu
{"title":"一种用于高速流水线SAR adc的快速沉降低噪声环形放大器","authors":"Longbo Fan, Bingbing Ma, N. Yan, Yun Yin, Hongtao Xu","doi":"10.1109/ICSICT49897.2020.9278374","DOIUrl":null,"url":null,"abstract":"In this paper, a fast-settling ring amplifier (ringamp) with high linearity and low noise is presented. Implemented in 40 nm CMOS technology, the ringamp is shown to meet the requirements of residue amplifiers used in pipelined successive-approximation-register (SAR) analog-to-digital converters (ADCs). A modified common mode feedback (CMFB) loop makes the amplifier robust enough to work well over all process corners, which solves the long-existing problem in traditional ringamps. Simulation results show that signal to distortion ratio (SDR) is above 50 dB in various temperature/corner conditions.","PeriodicalId":6727,"journal":{"name":"2020 IEEE 15th International Conference on Solid-State & Integrated Circuit Technology (ICSICT)","volume":"21 1","pages":"1-3"},"PeriodicalIF":0.0000,"publicationDate":"2020-11-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A Fast Settling Low Noise Ring Amplifier for High Speed Pipelined SAR ADCs\",\"authors\":\"Longbo Fan, Bingbing Ma, N. Yan, Yun Yin, Hongtao Xu\",\"doi\":\"10.1109/ICSICT49897.2020.9278374\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, a fast-settling ring amplifier (ringamp) with high linearity and low noise is presented. Implemented in 40 nm CMOS technology, the ringamp is shown to meet the requirements of residue amplifiers used in pipelined successive-approximation-register (SAR) analog-to-digital converters (ADCs). A modified common mode feedback (CMFB) loop makes the amplifier robust enough to work well over all process corners, which solves the long-existing problem in traditional ringamps. Simulation results show that signal to distortion ratio (SDR) is above 50 dB in various temperature/corner conditions.\",\"PeriodicalId\":6727,\"journal\":{\"name\":\"2020 IEEE 15th International Conference on Solid-State & Integrated Circuit Technology (ICSICT)\",\"volume\":\"21 1\",\"pages\":\"1-3\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-11-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 IEEE 15th International Conference on Solid-State & Integrated Circuit Technology (ICSICT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICSICT49897.2020.9278374\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE 15th International Conference on Solid-State & Integrated Circuit Technology (ICSICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSICT49897.2020.9278374","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A Fast Settling Low Noise Ring Amplifier for High Speed Pipelined SAR ADCs
In this paper, a fast-settling ring amplifier (ringamp) with high linearity and low noise is presented. Implemented in 40 nm CMOS technology, the ringamp is shown to meet the requirements of residue amplifiers used in pipelined successive-approximation-register (SAR) analog-to-digital converters (ADCs). A modified common mode feedback (CMFB) loop makes the amplifier robust enough to work well over all process corners, which solves the long-existing problem in traditional ringamps. Simulation results show that signal to distortion ratio (SDR) is above 50 dB in various temperature/corner conditions.