{"title":"用于信号处理实现的快速抽象控制模型","authors":"Kannan Gaddam, N. Chandrachoodan, S. Srinivasan","doi":"10.1109/SIPS.2007.4387584","DOIUrl":null,"url":null,"abstract":"Evaluating different architectures is an important step in implementing signal processing algorithms in hardware. Often specific resource or memory requirements and performance can be estimated only through simulation. This can be difficult when detailed system descriptions are used. There is a need for quick simulation and estimation of performance. The Rapid Abstract Control (RAC) model is presented as an approach to solve this problem. Simple primitives are defined that can be used to construct models for simulation. The Single Scale Retinex (SSR) algorithm is used to demonstrate the effectiveness of the modeling approach.","PeriodicalId":93225,"journal":{"name":"Proceedings. IEEE Workshop on Signal Processing Systems (2007-2014)","volume":"26 1","pages":"418-423"},"PeriodicalIF":0.0000,"publicationDate":"2007-11-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Rapid Abstract Control Model for Signal Processing Implementation\",\"authors\":\"Kannan Gaddam, N. Chandrachoodan, S. Srinivasan\",\"doi\":\"10.1109/SIPS.2007.4387584\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Evaluating different architectures is an important step in implementing signal processing algorithms in hardware. Often specific resource or memory requirements and performance can be estimated only through simulation. This can be difficult when detailed system descriptions are used. There is a need for quick simulation and estimation of performance. The Rapid Abstract Control (RAC) model is presented as an approach to solve this problem. Simple primitives are defined that can be used to construct models for simulation. The Single Scale Retinex (SSR) algorithm is used to demonstrate the effectiveness of the modeling approach.\",\"PeriodicalId\":93225,\"journal\":{\"name\":\"Proceedings. IEEE Workshop on Signal Processing Systems (2007-2014)\",\"volume\":\"26 1\",\"pages\":\"418-423\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-11-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings. IEEE Workshop on Signal Processing Systems (2007-2014)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SIPS.2007.4387584\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings. IEEE Workshop on Signal Processing Systems (2007-2014)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SIPS.2007.4387584","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Rapid Abstract Control Model for Signal Processing Implementation
Evaluating different architectures is an important step in implementing signal processing algorithms in hardware. Often specific resource or memory requirements and performance can be estimated only through simulation. This can be difficult when detailed system descriptions are used. There is a need for quick simulation and estimation of performance. The Rapid Abstract Control (RAC) model is presented as an approach to solve this problem. Simple primitives are defined that can be used to construct models for simulation. The Single Scale Retinex (SSR) algorithm is used to demonstrate the effectiveness of the modeling approach.