{"title":"基于eSTT-MRAM IP的NFC智能卡SoC设计与实现","authors":"Kaiwen Lu, Xingjie Liu, Yong Chen, Dongsheng Liu, Bo Liu, Liang Wu","doi":"10.1109/ICSICT49897.2020.9278138","DOIUrl":null,"url":null,"abstract":"In this paper, an eSTT-MRAM-based NFC (Near Field Communication) Smart Card SoC (system-on-chip) architecture compatible with ISO/IEC 14443-A is proposed. ARM SC100 processor is adopted in the SoC, and the system integrates ISO/IEC 14443-A digital baseband controller, clock management module, AES coprocessor and eSTT-MRAM IP, which are connected by the AMBA™ 2.0 bus. The SoC chip is fabricated with SMIC 40nm CMOS technology with an area of 4035.8µm × 2217.4µm. The equivalence gate counts except 4Mb eSTT-MRAM IP are about 600K gates of standard cell, and the average power consumption is 20.1mW@13.56MHz. Measurement results show that the proposed SoC can correctly handle all expected command operations and the technique standards on ISO/IEC 14443-A can be well satisfied.","PeriodicalId":6727,"journal":{"name":"2020 IEEE 15th International Conference on Solid-State & Integrated Circuit Technology (ICSICT)","volume":"446 1","pages":"1-3"},"PeriodicalIF":0.0000,"publicationDate":"2020-11-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Design and Implementation of NFC Smart Card SoC with eSTT-MRAM IP\",\"authors\":\"Kaiwen Lu, Xingjie Liu, Yong Chen, Dongsheng Liu, Bo Liu, Liang Wu\",\"doi\":\"10.1109/ICSICT49897.2020.9278138\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, an eSTT-MRAM-based NFC (Near Field Communication) Smart Card SoC (system-on-chip) architecture compatible with ISO/IEC 14443-A is proposed. ARM SC100 processor is adopted in the SoC, and the system integrates ISO/IEC 14443-A digital baseband controller, clock management module, AES coprocessor and eSTT-MRAM IP, which are connected by the AMBA™ 2.0 bus. The SoC chip is fabricated with SMIC 40nm CMOS technology with an area of 4035.8µm × 2217.4µm. The equivalence gate counts except 4Mb eSTT-MRAM IP are about 600K gates of standard cell, and the average power consumption is 20.1mW@13.56MHz. Measurement results show that the proposed SoC can correctly handle all expected command operations and the technique standards on ISO/IEC 14443-A can be well satisfied.\",\"PeriodicalId\":6727,\"journal\":{\"name\":\"2020 IEEE 15th International Conference on Solid-State & Integrated Circuit Technology (ICSICT)\",\"volume\":\"446 1\",\"pages\":\"1-3\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-11-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 IEEE 15th International Conference on Solid-State & Integrated Circuit Technology (ICSICT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICSICT49897.2020.9278138\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE 15th International Conference on Solid-State & Integrated Circuit Technology (ICSICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSICT49897.2020.9278138","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design and Implementation of NFC Smart Card SoC with eSTT-MRAM IP
In this paper, an eSTT-MRAM-based NFC (Near Field Communication) Smart Card SoC (system-on-chip) architecture compatible with ISO/IEC 14443-A is proposed. ARM SC100 processor is adopted in the SoC, and the system integrates ISO/IEC 14443-A digital baseband controller, clock management module, AES coprocessor and eSTT-MRAM IP, which are connected by the AMBA™ 2.0 bus. The SoC chip is fabricated with SMIC 40nm CMOS technology with an area of 4035.8µm × 2217.4µm. The equivalence gate counts except 4Mb eSTT-MRAM IP are about 600K gates of standard cell, and the average power consumption is 20.1mW@13.56MHz. Measurement results show that the proposed SoC can correctly handle all expected command operations and the technique standards on ISO/IEC 14443-A can be well satisfied.