基于eSTT-MRAM IP的NFC智能卡SoC设计与实现

Kaiwen Lu, Xingjie Liu, Yong Chen, Dongsheng Liu, Bo Liu, Liang Wu
{"title":"基于eSTT-MRAM IP的NFC智能卡SoC设计与实现","authors":"Kaiwen Lu, Xingjie Liu, Yong Chen, Dongsheng Liu, Bo Liu, Liang Wu","doi":"10.1109/ICSICT49897.2020.9278138","DOIUrl":null,"url":null,"abstract":"In this paper, an eSTT-MRAM-based NFC (Near Field Communication) Smart Card SoC (system-on-chip) architecture compatible with ISO/IEC 14443-A is proposed. ARM SC100 processor is adopted in the SoC, and the system integrates ISO/IEC 14443-A digital baseband controller, clock management module, AES coprocessor and eSTT-MRAM IP, which are connected by the AMBA™ 2.0 bus. The SoC chip is fabricated with SMIC 40nm CMOS technology with an area of 4035.8µm × 2217.4µm. The equivalence gate counts except 4Mb eSTT-MRAM IP are about 600K gates of standard cell, and the average power consumption is 20.1mW@13.56MHz. Measurement results show that the proposed SoC can correctly handle all expected command operations and the technique standards on ISO/IEC 14443-A can be well satisfied.","PeriodicalId":6727,"journal":{"name":"2020 IEEE 15th International Conference on Solid-State & Integrated Circuit Technology (ICSICT)","volume":"446 1","pages":"1-3"},"PeriodicalIF":0.0000,"publicationDate":"2020-11-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Design and Implementation of NFC Smart Card SoC with eSTT-MRAM IP\",\"authors\":\"Kaiwen Lu, Xingjie Liu, Yong Chen, Dongsheng Liu, Bo Liu, Liang Wu\",\"doi\":\"10.1109/ICSICT49897.2020.9278138\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, an eSTT-MRAM-based NFC (Near Field Communication) Smart Card SoC (system-on-chip) architecture compatible with ISO/IEC 14443-A is proposed. ARM SC100 processor is adopted in the SoC, and the system integrates ISO/IEC 14443-A digital baseband controller, clock management module, AES coprocessor and eSTT-MRAM IP, which are connected by the AMBA™ 2.0 bus. The SoC chip is fabricated with SMIC 40nm CMOS technology with an area of 4035.8µm × 2217.4µm. The equivalence gate counts except 4Mb eSTT-MRAM IP are about 600K gates of standard cell, and the average power consumption is 20.1mW@13.56MHz. Measurement results show that the proposed SoC can correctly handle all expected command operations and the technique standards on ISO/IEC 14443-A can be well satisfied.\",\"PeriodicalId\":6727,\"journal\":{\"name\":\"2020 IEEE 15th International Conference on Solid-State & Integrated Circuit Technology (ICSICT)\",\"volume\":\"446 1\",\"pages\":\"1-3\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-11-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 IEEE 15th International Conference on Solid-State & Integrated Circuit Technology (ICSICT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICSICT49897.2020.9278138\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE 15th International Conference on Solid-State & Integrated Circuit Technology (ICSICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSICT49897.2020.9278138","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本文提出了一种兼容ISO/IEC 14443-A标准的基于estt - mram的NFC(近场通信)智能卡SoC(片上系统)架构。SoC采用ARM SC100处理器,系统集成了ISO/IEC 14443-A数字基带控制器、时钟管理模块、AES协处理器和eSTT-MRAM IP,通过AMBA™2.0总线连接。该SoC芯片采用中芯国际40nm CMOS工艺制造,面积为4035.8µm × 2217.4µm。除4Mb eSTT-MRAM IP外的等效门数约为标准小区的600K门,平均功耗为20.1mW@13.56MHz。测试结果表明,所提出的SoC能够正确处理所有预期的命令操作,并能很好地满足ISO/IEC 14443-A的技术标准。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design and Implementation of NFC Smart Card SoC with eSTT-MRAM IP
In this paper, an eSTT-MRAM-based NFC (Near Field Communication) Smart Card SoC (system-on-chip) architecture compatible with ISO/IEC 14443-A is proposed. ARM SC100 processor is adopted in the SoC, and the system integrates ISO/IEC 14443-A digital baseband controller, clock management module, AES coprocessor and eSTT-MRAM IP, which are connected by the AMBA™ 2.0 bus. The SoC chip is fabricated with SMIC 40nm CMOS technology with an area of 4035.8µm × 2217.4µm. The equivalence gate counts except 4Mb eSTT-MRAM IP are about 600K gates of standard cell, and the average power consumption is 20.1mW@13.56MHz. Measurement results show that the proposed SoC can correctly handle all expected command operations and the technique standards on ISO/IEC 14443-A can be well satisfied.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信