带氮化物捕获层的双多晶硅薄膜EEPROM的制备与表征

Yung-Chun Wu, Min-Feng Hung, Ji-Hong Chiang, Lun-Jyun Chen, Chiang-Hung Chen
{"title":"带氮化物捕获层的双多晶硅薄膜EEPROM的制备与表征","authors":"Yung-Chun Wu, Min-Feng Hung, Ji-Hong Chiang, Lun-Jyun Chen, Chiang-Hung Chen","doi":"10.1109/INEC.2010.5424704","DOIUrl":null,"url":null,"abstract":"This work demonstrates a novel twin poly-Si thin film transistor (TFT) EEPROM that utilizes oxide for gate dielectric and nitride for electron trapping layer (O/N twin poly-Si EEPROM). This EEPROM has superior reliability because its nitride for electron trapping layer provides a better program/erase efficiency and retention. For endurance and retention, the memory window can be maintained 2.5 V after 103 program and erase (P/E) cycles, and the memory window can be maintained 2.5 V after 104 s at 85 °C. This investigation explores its feasibility in future active matrix liquid crystal display (AMLCD) system-on-panel (SOP) and 3D stacked Flash memory applications.","PeriodicalId":6390,"journal":{"name":"2010 3rd International Nanoelectronics Conference (INEC)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2010-03-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Fabrication and characterization of twin poly-Si thin film transistors EEPROM with nitride trapping layer\",\"authors\":\"Yung-Chun Wu, Min-Feng Hung, Ji-Hong Chiang, Lun-Jyun Chen, Chiang-Hung Chen\",\"doi\":\"10.1109/INEC.2010.5424704\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work demonstrates a novel twin poly-Si thin film transistor (TFT) EEPROM that utilizes oxide for gate dielectric and nitride for electron trapping layer (O/N twin poly-Si EEPROM). This EEPROM has superior reliability because its nitride for electron trapping layer provides a better program/erase efficiency and retention. For endurance and retention, the memory window can be maintained 2.5 V after 103 program and erase (P/E) cycles, and the memory window can be maintained 2.5 V after 104 s at 85 °C. This investigation explores its feasibility in future active matrix liquid crystal display (AMLCD) system-on-panel (SOP) and 3D stacked Flash memory applications.\",\"PeriodicalId\":6390,\"journal\":{\"name\":\"2010 3rd International Nanoelectronics Conference (INEC)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-03-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 3rd International Nanoelectronics Conference (INEC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/INEC.2010.5424704\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 3rd International Nanoelectronics Conference (INEC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/INEC.2010.5424704","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

这项工作展示了一种新型的双多晶硅薄膜晶体管(TFT) EEPROM,它利用氧化物作为栅极介电介质,氮化物作为电子捕获层(O/N双多晶硅EEPROM)。该EEPROM具有优异的可靠性,因为其电子捕获层的氮化物提供了更好的程序/擦除效率和保留。为了延长寿命和保持时间,在103个程序和擦除(P/E)周期后,记忆窗口可维持2.5 V,在85℃下,记忆窗口可维持104 s后的2.5 V。本研究探讨其在未来有源矩阵液晶显示(AMLCD)面板系统(SOP)及3D堆叠快闪记忆体应用的可行性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Fabrication and characterization of twin poly-Si thin film transistors EEPROM with nitride trapping layer
This work demonstrates a novel twin poly-Si thin film transistor (TFT) EEPROM that utilizes oxide for gate dielectric and nitride for electron trapping layer (O/N twin poly-Si EEPROM). This EEPROM has superior reliability because its nitride for electron trapping layer provides a better program/erase efficiency and retention. For endurance and retention, the memory window can be maintained 2.5 V after 103 program and erase (P/E) cycles, and the memory window can be maintained 2.5 V after 104 s at 85 °C. This investigation explores its feasibility in future active matrix liquid crystal display (AMLCD) system-on-panel (SOP) and 3D stacked Flash memory applications.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信