Jay R. Sheth;Linsheng Zhang;Xiaochuan Shen;Vinay Iyer;Steven M. Bowers
{"title":"基于非对称Doherty输出网络的电流型单相数字变送器","authors":"Jay R. Sheth;Linsheng Zhang;Xiaochuan Shen;Vinay Iyer;Steven M. Bowers","doi":"10.1109/OJSSCS.2023.3290550","DOIUrl":null,"url":null,"abstract":"This article introduces a current-mode multiphase digital transmitter with a single-footprint transformer-based asymmetric Doherty output network. The proposed multiphase architecture overcomes the bandwidth expansion associated with the polar power amplifier (PA), while still achieving relatively constant output power and drain efficiency (DE) profiles. Additionally, to achieve efficiency enhancement in deep power back-off (PBO), and to simultaneously achieve a compact form factor, an asymmetric series Doherty output matching network using a transformer-within-transformer structure is also proposed. A proof-of-concept eight-phase digital transmitter using the proposed single-footprint Doherty network is implemented in a general-purpose 65-nm CMOS process. The transmitter achieves more than 20-dBm output power \n<inline-formula> <tex-math>$(P_{\\mathrm{ out}})$ </tex-math></inline-formula>\n and more than 31% DE from 4.5 to 6.7 GHz. At 8-dB PBO, it achieves a DE of 23% and 24% at 6.5 and 7.0 GHz, which corresponds to a \n<inline-formula> <tex-math>$1.76\\times $ </tex-math></inline-formula>\n and \n<inline-formula> <tex-math>$1.93\\times $ </tex-math></inline-formula>\n improvement compared to normalized class B PA, respectively. The transmitter also achieves a 21% DE and an average \n<inline-formula> <tex-math>$P_{\\mathrm{ out}}$ </tex-math></inline-formula>\n of 14 dBm with an r.m.s. error vector magnitude \n<inline-formula> <tex-math>$({\\mathrm{ EVM}}_{\\mathrm{ rms}})$ </tex-math></inline-formula>\n of 4.1% for a 20-MSym/s 64-quadrature amplitude modulation waveform at 6.5 GHz.","PeriodicalId":100633,"journal":{"name":"IEEE Open Journal of the Solid-State Circuits Society","volume":"3 ","pages":"103-117"},"PeriodicalIF":0.0000,"publicationDate":"2023-06-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"https://ieeexplore.ieee.org/iel7/8782712/10019316/10167796.pdf","citationCount":"0","resultStr":"{\"title\":\"A Current-Mode Multiphase Digital Transmitter With a Single-Footprint Transformer-Based Asymmetric Doherty Output Network\",\"authors\":\"Jay R. Sheth;Linsheng Zhang;Xiaochuan Shen;Vinay Iyer;Steven M. Bowers\",\"doi\":\"10.1109/OJSSCS.2023.3290550\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This article introduces a current-mode multiphase digital transmitter with a single-footprint transformer-based asymmetric Doherty output network. The proposed multiphase architecture overcomes the bandwidth expansion associated with the polar power amplifier (PA), while still achieving relatively constant output power and drain efficiency (DE) profiles. Additionally, to achieve efficiency enhancement in deep power back-off (PBO), and to simultaneously achieve a compact form factor, an asymmetric series Doherty output matching network using a transformer-within-transformer structure is also proposed. A proof-of-concept eight-phase digital transmitter using the proposed single-footprint Doherty network is implemented in a general-purpose 65-nm CMOS process. The transmitter achieves more than 20-dBm output power \\n<inline-formula> <tex-math>$(P_{\\\\mathrm{ out}})$ </tex-math></inline-formula>\\n and more than 31% DE from 4.5 to 6.7 GHz. At 8-dB PBO, it achieves a DE of 23% and 24% at 6.5 and 7.0 GHz, which corresponds to a \\n<inline-formula> <tex-math>$1.76\\\\times $ </tex-math></inline-formula>\\n and \\n<inline-formula> <tex-math>$1.93\\\\times $ </tex-math></inline-formula>\\n improvement compared to normalized class B PA, respectively. The transmitter also achieves a 21% DE and an average \\n<inline-formula> <tex-math>$P_{\\\\mathrm{ out}}$ </tex-math></inline-formula>\\n of 14 dBm with an r.m.s. error vector magnitude \\n<inline-formula> <tex-math>$({\\\\mathrm{ EVM}}_{\\\\mathrm{ rms}})$ </tex-math></inline-formula>\\n of 4.1% for a 20-MSym/s 64-quadrature amplitude modulation waveform at 6.5 GHz.\",\"PeriodicalId\":100633,\"journal\":{\"name\":\"IEEE Open Journal of the Solid-State Circuits Society\",\"volume\":\"3 \",\"pages\":\"103-117\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-06-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"https://ieeexplore.ieee.org/iel7/8782712/10019316/10167796.pdf\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE Open Journal of the Solid-State Circuits Society\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://ieeexplore.ieee.org/document/10167796/\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Open Journal of the Solid-State Circuits Society","FirstCategoryId":"1085","ListUrlMain":"https://ieeexplore.ieee.org/document/10167796/","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A Current-Mode Multiphase Digital Transmitter With a Single-Footprint Transformer-Based Asymmetric Doherty Output Network
This article introduces a current-mode multiphase digital transmitter with a single-footprint transformer-based asymmetric Doherty output network. The proposed multiphase architecture overcomes the bandwidth expansion associated with the polar power amplifier (PA), while still achieving relatively constant output power and drain efficiency (DE) profiles. Additionally, to achieve efficiency enhancement in deep power back-off (PBO), and to simultaneously achieve a compact form factor, an asymmetric series Doherty output matching network using a transformer-within-transformer structure is also proposed. A proof-of-concept eight-phase digital transmitter using the proposed single-footprint Doherty network is implemented in a general-purpose 65-nm CMOS process. The transmitter achieves more than 20-dBm output power
$(P_{\mathrm{ out}})$
and more than 31% DE from 4.5 to 6.7 GHz. At 8-dB PBO, it achieves a DE of 23% and 24% at 6.5 and 7.0 GHz, which corresponds to a
$1.76\times $
and
$1.93\times $
improvement compared to normalized class B PA, respectively. The transmitter also achieves a 21% DE and an average
$P_{\mathrm{ out}}$
of 14 dBm with an r.m.s. error vector magnitude
$({\mathrm{ EVM}}_{\mathrm{ rms}})$
of 4.1% for a 20-MSym/s 64-quadrature amplitude modulation waveform at 6.5 GHz.