基于浮动门器件的内存计算用功率延迟高效电平转换器的应力松弛驱动系统

IF 1.6 3区 工程技术 Q3 ENGINEERING, ELECTRICAL & ELECTRONIC
Zhiguo Yu, Yating Dong, Yang Qiao, Zhengyuan Lin, Xuyuan Gu, Xiaofeng Gu
{"title":"基于浮动门器件的内存计算用功率延迟高效电平转换器的应力松弛驱动系统","authors":"Zhiguo Yu,&nbsp;Yating Dong,&nbsp;Yang Qiao,&nbsp;Zhengyuan Lin,&nbsp;Xuyuan Gu,&nbsp;Xiaofeng Gu","doi":"10.1002/cta.4463","DOIUrl":null,"url":null,"abstract":"<div>\n \n <p>In this paper, a stress-relaxed driver system applied to compute-in-memory (CIM) is proposed for programming, reading and erasing of the CIM chip. The driver system utilizes a hierarchical regulation method to achieve accurate row and column selectivity, reducing the area overhead of the peripheral driver system for the CIM array. In order to suppress the voltage fluctuation of the power supply and ground caused by direct path currents, power-delay efficient positive and negative voltage level shifters are proposed. The proposed level shifters allows transistors used in the driver system to switch voltages at the safe operating limit. The driver system based on 1024 \n<span></span><math>\n <mo>×</mo></math> 2048 floating gate devices is implemented using a 65-nm CMOS process. The driver system converts a 1.8-V voltage-domain input signal to a high-voltage-domain output voltage, which meets the requirements of operating transmissions from −10 to 9 V. The simulation results show that the maximum voltage stress in the driver system is less than 12 V, achieving a reduction of 21.9% compared to the previous study. Simultaneous switching of 256 word-lines can be achieved across the temperature range of −40°C to 125°C with a 2-pF capacitive load. The driver system can support the switching of the program, erase, and read modes. In the read mode, the delay remains less than 13 ns for the gate voltage of floating gate devices ranging from 3 to 7 V. We conducted the comparative analysis and simulations of the proposed level shifters to elucidate pertinent design trade-offs. The comparison results show that the proposed level shifters exhibit significant advantages in peak current and power consumption compared with the topologies of various level shifters and have the lowest power-delay product.</p>\n </div>","PeriodicalId":13874,"journal":{"name":"International Journal of Circuit Theory and Applications","volume":"53 10","pages":"5715-5728"},"PeriodicalIF":1.6000,"publicationDate":"2025-02-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Stress-Relaxed Driver System Using Power-Delay Efficient Level Shifters for Compute-in-Memory Based on the Floating Gate Devices\",\"authors\":\"Zhiguo Yu,&nbsp;Yating Dong,&nbsp;Yang Qiao,&nbsp;Zhengyuan Lin,&nbsp;Xuyuan Gu,&nbsp;Xiaofeng Gu\",\"doi\":\"10.1002/cta.4463\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"<div>\\n \\n <p>In this paper, a stress-relaxed driver system applied to compute-in-memory (CIM) is proposed for programming, reading and erasing of the CIM chip. The driver system utilizes a hierarchical regulation method to achieve accurate row and column selectivity, reducing the area overhead of the peripheral driver system for the CIM array. In order to suppress the voltage fluctuation of the power supply and ground caused by direct path currents, power-delay efficient positive and negative voltage level shifters are proposed. The proposed level shifters allows transistors used in the driver system to switch voltages at the safe operating limit. The driver system based on 1024 \\n<span></span><math>\\n <mo>×</mo></math> 2048 floating gate devices is implemented using a 65-nm CMOS process. The driver system converts a 1.8-V voltage-domain input signal to a high-voltage-domain output voltage, which meets the requirements of operating transmissions from −10 to 9 V. The simulation results show that the maximum voltage stress in the driver system is less than 12 V, achieving a reduction of 21.9% compared to the previous study. Simultaneous switching of 256 word-lines can be achieved across the temperature range of −40°C to 125°C with a 2-pF capacitive load. The driver system can support the switching of the program, erase, and read modes. In the read mode, the delay remains less than 13 ns for the gate voltage of floating gate devices ranging from 3 to 7 V. We conducted the comparative analysis and simulations of the proposed level shifters to elucidate pertinent design trade-offs. The comparison results show that the proposed level shifters exhibit significant advantages in peak current and power consumption compared with the topologies of various level shifters and have the lowest power-delay product.</p>\\n </div>\",\"PeriodicalId\":13874,\"journal\":{\"name\":\"International Journal of Circuit Theory and Applications\",\"volume\":\"53 10\",\"pages\":\"5715-5728\"},\"PeriodicalIF\":1.6000,\"publicationDate\":\"2025-02-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Journal of Circuit Theory and Applications\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://onlinelibrary.wiley.com/doi/10.1002/cta.4463\",\"RegionNum\":3,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q3\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Journal of Circuit Theory and Applications","FirstCategoryId":"5","ListUrlMain":"https://onlinelibrary.wiley.com/doi/10.1002/cta.4463","RegionNum":3,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

摘要

本文提出了一种用于内存计算(CIM)芯片的应力松弛驱动系统,用于CIM芯片的编程、读取和擦除。驱动系统采用分层调节方法实现精确的行和列选择性,减少了CIM阵列外围驱动系统的面积开销。为了抑制直流电流引起的电源和地电压波动,提出了功率延迟高效的正、负电压电平移位器。所提出的电平移位器允许在驱动系统中使用的晶体管在安全操作限制下切换电压。基于1024 × 2048浮栅器件的驱动系统采用65nm CMOS工艺实现。驱动系统将1.8 V电压域输入信号转换为高压域输出电压,满足−10 ~ 9v的工作传输要求。仿真结果表明,驱动系统的最大电压应力小于12 V,比以往的研究降低了21.9%。在−40°C至125°C的温度范围内,在2-pF电容负载下可以实现256字行同时切换。驱动系统可以支持程序、擦除和读取模式的切换。在读模式下,浮栅器件的栅极电压在3 ~ 7v范围内,延时保持在13ns以内。我们对所提出的电平移位器进行了比较分析和模拟,以阐明相关的设计权衡。对比结果表明,所提出的移电平器在峰值电流和功耗方面具有明显的优势,并且具有最低的功率延迟积。
本文章由计算机程序翻译,如有差异,请以英文原文为准。

Stress-Relaxed Driver System Using Power-Delay Efficient Level Shifters for Compute-in-Memory Based on the Floating Gate Devices

Stress-Relaxed Driver System Using Power-Delay Efficient Level Shifters for Compute-in-Memory Based on the Floating Gate Devices

In this paper, a stress-relaxed driver system applied to compute-in-memory (CIM) is proposed for programming, reading and erasing of the CIM chip. The driver system utilizes a hierarchical regulation method to achieve accurate row and column selectivity, reducing the area overhead of the peripheral driver system for the CIM array. In order to suppress the voltage fluctuation of the power supply and ground caused by direct path currents, power-delay efficient positive and negative voltage level shifters are proposed. The proposed level shifters allows transistors used in the driver system to switch voltages at the safe operating limit. The driver system based on 1024 × 2048 floating gate devices is implemented using a 65-nm CMOS process. The driver system converts a 1.8-V voltage-domain input signal to a high-voltage-domain output voltage, which meets the requirements of operating transmissions from −10 to 9 V. The simulation results show that the maximum voltage stress in the driver system is less than 12 V, achieving a reduction of 21.9% compared to the previous study. Simultaneous switching of 256 word-lines can be achieved across the temperature range of −40°C to 125°C with a 2-pF capacitive load. The driver system can support the switching of the program, erase, and read modes. In the read mode, the delay remains less than 13 ns for the gate voltage of floating gate devices ranging from 3 to 7 V. We conducted the comparative analysis and simulations of the proposed level shifters to elucidate pertinent design trade-offs. The comparison results show that the proposed level shifters exhibit significant advantages in peak current and power consumption compared with the topologies of various level shifters and have the lowest power-delay product.

求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
International Journal of Circuit Theory and Applications
International Journal of Circuit Theory and Applications 工程技术-工程:电子与电气
CiteScore
3.60
自引率
34.80%
发文量
277
审稿时长
4.5 months
期刊介绍: The scope of the Journal comprises all aspects of the theory and design of analog and digital circuits together with the application of the ideas and techniques of circuit theory in other fields of science and engineering. Examples of the areas covered include: Fundamental Circuit Theory together with its mathematical and computational aspects; Circuit modeling of devices; Synthesis and design of filters and active circuits; Neural networks; Nonlinear and chaotic circuits; Signal processing and VLSI; Distributed, switched and digital circuits; Power electronics; Solid state devices. Contributions to CAD and simulation are welcome.
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信