Min Zhu , Qiaoliang Tao , Lin Lai , Qiang Gao , Siyu Gao
{"title":"基于皮秒时间-数字转换器的放置和布线方法","authors":"Min Zhu , Qiaoliang Tao , Lin Lai , Qiang Gao , Siyu Gao","doi":"10.1016/j.nima.2025.171033","DOIUrl":null,"url":null,"abstract":"<div><div>The Time-to-Digital Converter (TDC) is a precise time-measuring device utilized for the accurate measurement of time intervals. It finds extensive applications in nuclear science, medicine, precision instrumentation, and various other fields. The measurement precision and resolution of a TDC are critical parameters that significantly influence the overall performance of the system. This article presents an implementation scheme for a TDC based on Field-Programmable Gate Arrays (FPGA). Additionally, considering the underlying hardware architecture of FPGAs, it highlights potential placement and routing issues that may arise during the design process of the FPGA-based TDC and conducts a corresponding theoretical analysis and design implementation to address these issues. Furthermore, this study focuses on designing a control experiment to investigate the relationship between the clock paths of each register and the externally input trigger signals, as well as the data input pins of each register. Based on the average values of three Time Delay Lines (TDLs), it is observed that when two different clock placement and routing methods are employed for the TDL, the difference in sampling time ranges is 54.334 ps, while the difference in TDL resolutions is 0.047 ps. This investigation emphasizes the importance of clock path design in optimizing TDC performance.</div></div>","PeriodicalId":19359,"journal":{"name":"Nuclear Instruments & Methods in Physics Research Section A-accelerators Spectrometers Detectors and Associated Equipment","volume":"1082 ","pages":"Article 171033"},"PeriodicalIF":1.4000,"publicationDate":"2025-09-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Placement and routing method based on picosecond time-to-digital converter\",\"authors\":\"Min Zhu , Qiaoliang Tao , Lin Lai , Qiang Gao , Siyu Gao\",\"doi\":\"10.1016/j.nima.2025.171033\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"<div><div>The Time-to-Digital Converter (TDC) is a precise time-measuring device utilized for the accurate measurement of time intervals. It finds extensive applications in nuclear science, medicine, precision instrumentation, and various other fields. The measurement precision and resolution of a TDC are critical parameters that significantly influence the overall performance of the system. This article presents an implementation scheme for a TDC based on Field-Programmable Gate Arrays (FPGA). Additionally, considering the underlying hardware architecture of FPGAs, it highlights potential placement and routing issues that may arise during the design process of the FPGA-based TDC and conducts a corresponding theoretical analysis and design implementation to address these issues. Furthermore, this study focuses on designing a control experiment to investigate the relationship between the clock paths of each register and the externally input trigger signals, as well as the data input pins of each register. Based on the average values of three Time Delay Lines (TDLs), it is observed that when two different clock placement and routing methods are employed for the TDL, the difference in sampling time ranges is 54.334 ps, while the difference in TDL resolutions is 0.047 ps. This investigation emphasizes the importance of clock path design in optimizing TDC performance.</div></div>\",\"PeriodicalId\":19359,\"journal\":{\"name\":\"Nuclear Instruments & Methods in Physics Research Section A-accelerators Spectrometers Detectors and Associated Equipment\",\"volume\":\"1082 \",\"pages\":\"Article 171033\"},\"PeriodicalIF\":1.4000,\"publicationDate\":\"2025-09-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Nuclear Instruments & Methods in Physics Research Section A-accelerators Spectrometers Detectors and Associated Equipment\",\"FirstCategoryId\":\"101\",\"ListUrlMain\":\"https://www.sciencedirect.com/science/article/pii/S0168900225008356\",\"RegionNum\":3,\"RegionCategory\":\"物理与天体物理\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q3\",\"JCRName\":\"INSTRUMENTS & INSTRUMENTATION\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Nuclear Instruments & Methods in Physics Research Section A-accelerators Spectrometers Detectors and Associated Equipment","FirstCategoryId":"101","ListUrlMain":"https://www.sciencedirect.com/science/article/pii/S0168900225008356","RegionNum":3,"RegionCategory":"物理与天体物理","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"INSTRUMENTS & INSTRUMENTATION","Score":null,"Total":0}
Placement and routing method based on picosecond time-to-digital converter
The Time-to-Digital Converter (TDC) is a precise time-measuring device utilized for the accurate measurement of time intervals. It finds extensive applications in nuclear science, medicine, precision instrumentation, and various other fields. The measurement precision and resolution of a TDC are critical parameters that significantly influence the overall performance of the system. This article presents an implementation scheme for a TDC based on Field-Programmable Gate Arrays (FPGA). Additionally, considering the underlying hardware architecture of FPGAs, it highlights potential placement and routing issues that may arise during the design process of the FPGA-based TDC and conducts a corresponding theoretical analysis and design implementation to address these issues. Furthermore, this study focuses on designing a control experiment to investigate the relationship between the clock paths of each register and the externally input trigger signals, as well as the data input pins of each register. Based on the average values of three Time Delay Lines (TDLs), it is observed that when two different clock placement and routing methods are employed for the TDL, the difference in sampling time ranges is 54.334 ps, while the difference in TDL resolutions is 0.047 ps. This investigation emphasizes the importance of clock path design in optimizing TDC performance.
期刊介绍:
Section A of Nuclear Instruments and Methods in Physics Research publishes papers on design, manufacturing and performance of scientific instruments with an emphasis on large scale facilities. This includes the development of particle accelerators, ion sources, beam transport systems and target arrangements as well as the use of secondary phenomena such as synchrotron radiation and free electron lasers. It also includes all types of instrumentation for the detection and spectrometry of radiations from high energy processes and nuclear decays, as well as instrumentation for experiments at nuclear reactors. Specialized electronics for nuclear and other types of spectrometry as well as computerization of measurements and control systems in this area also find their place in the A section.
Theoretical as well as experimental papers are accepted.