{"title":"采用新型增益误差校准技术的两个10位1gs /s混合式dac的实现","authors":"Razieh Ghasemi, Mohammad Azim Karami","doi":"10.1016/j.vlsi.2025.102516","DOIUrl":null,"url":null,"abstract":"<div><div>This paper presents two novel low-power 10-bit hybrid digital-to-analog converters (DACs): ground-connected-ladder DAC (GCL-DAC) and Vdd-connected-ladder DAC (VCL-DAC). The proposed hybrid DACs benefit from a combination of differential resistor ladders and current sources. By utilizing this combination, the number of unit current cells and the complexity of decoders are considerably reduced. Moreover, the proposed hybrid DACs consist of 21 unit current cells and a 6-bit differential resistor ladder, significantly reducing the area and power consumption. A background calibration method is also used to correct the gain error and provide a full swing in the output of both hybrid DACs. The static and dynamic performance of the two proposed DACs is also compared. The proposed DACs are post-layout simulated in 65 nm CMOS technology. The GCL-DAC and VCL-DAC consume 10.98 mW and 9.71 mW of power with a 1.2 V supply voltage. The static specifications of the Integral-Non-Linearity (INL) and Differential-Non-Linearity (DNL) for both DACs are below 0.9 LSB and 0.4 LSB, respectively. Furthermore, the occupation area for GCL-DAC and VCL-DAC is 0.021 mm<sup>2</sup> and 0.026 mm<sup>2</sup>, respectively. Moreover, both structures are robust against process variations and work properly at the temperature ranges of −40 to 80 °C.</div></div>","PeriodicalId":54973,"journal":{"name":"Integration-The Vlsi Journal","volume":"105 ","pages":"Article 102516"},"PeriodicalIF":2.5000,"publicationDate":"2025-08-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Implementation of two new 10-bit 1 GS/s hybrid DACs with a novel gain error calibration technique\",\"authors\":\"Razieh Ghasemi, Mohammad Azim Karami\",\"doi\":\"10.1016/j.vlsi.2025.102516\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"<div><div>This paper presents two novel low-power 10-bit hybrid digital-to-analog converters (DACs): ground-connected-ladder DAC (GCL-DAC) and Vdd-connected-ladder DAC (VCL-DAC). The proposed hybrid DACs benefit from a combination of differential resistor ladders and current sources. By utilizing this combination, the number of unit current cells and the complexity of decoders are considerably reduced. Moreover, the proposed hybrid DACs consist of 21 unit current cells and a 6-bit differential resistor ladder, significantly reducing the area and power consumption. A background calibration method is also used to correct the gain error and provide a full swing in the output of both hybrid DACs. The static and dynamic performance of the two proposed DACs is also compared. The proposed DACs are post-layout simulated in 65 nm CMOS technology. The GCL-DAC and VCL-DAC consume 10.98 mW and 9.71 mW of power with a 1.2 V supply voltage. The static specifications of the Integral-Non-Linearity (INL) and Differential-Non-Linearity (DNL) for both DACs are below 0.9 LSB and 0.4 LSB, respectively. Furthermore, the occupation area for GCL-DAC and VCL-DAC is 0.021 mm<sup>2</sup> and 0.026 mm<sup>2</sup>, respectively. Moreover, both structures are robust against process variations and work properly at the temperature ranges of −40 to 80 °C.</div></div>\",\"PeriodicalId\":54973,\"journal\":{\"name\":\"Integration-The Vlsi Journal\",\"volume\":\"105 \",\"pages\":\"Article 102516\"},\"PeriodicalIF\":2.5000,\"publicationDate\":\"2025-08-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Integration-The Vlsi Journal\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://www.sciencedirect.com/science/article/pii/S0167926025001737\",\"RegionNum\":3,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q3\",\"JCRName\":\"COMPUTER SCIENCE, HARDWARE & ARCHITECTURE\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Integration-The Vlsi Journal","FirstCategoryId":"5","ListUrlMain":"https://www.sciencedirect.com/science/article/pii/S0167926025001737","RegionNum":3,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"COMPUTER SCIENCE, HARDWARE & ARCHITECTURE","Score":null,"Total":0}
Implementation of two new 10-bit 1 GS/s hybrid DACs with a novel gain error calibration technique
This paper presents two novel low-power 10-bit hybrid digital-to-analog converters (DACs): ground-connected-ladder DAC (GCL-DAC) and Vdd-connected-ladder DAC (VCL-DAC). The proposed hybrid DACs benefit from a combination of differential resistor ladders and current sources. By utilizing this combination, the number of unit current cells and the complexity of decoders are considerably reduced. Moreover, the proposed hybrid DACs consist of 21 unit current cells and a 6-bit differential resistor ladder, significantly reducing the area and power consumption. A background calibration method is also used to correct the gain error and provide a full swing in the output of both hybrid DACs. The static and dynamic performance of the two proposed DACs is also compared. The proposed DACs are post-layout simulated in 65 nm CMOS technology. The GCL-DAC and VCL-DAC consume 10.98 mW and 9.71 mW of power with a 1.2 V supply voltage. The static specifications of the Integral-Non-Linearity (INL) and Differential-Non-Linearity (DNL) for both DACs are below 0.9 LSB and 0.4 LSB, respectively. Furthermore, the occupation area for GCL-DAC and VCL-DAC is 0.021 mm2 and 0.026 mm2, respectively. Moreover, both structures are robust against process variations and work properly at the temperature ranges of −40 to 80 °C.
期刊介绍:
Integration''s aim is to cover every aspect of the VLSI area, with an emphasis on cross-fertilization between various fields of science, and the design, verification, test and applications of integrated circuits and systems, as well as closely related topics in process and device technologies. Individual issues will feature peer-reviewed tutorials and articles as well as reviews of recent publications. The intended coverage of the journal can be assessed by examining the following (non-exclusive) list of topics:
Specification methods and languages; Analog/Digital Integrated Circuits and Systems; VLSI architectures; Algorithms, methods and tools for modeling, simulation, synthesis and verification of integrated circuits and systems of any complexity; Embedded systems; High-level synthesis for VLSI systems; Logic synthesis and finite automata; Testing, design-for-test and test generation algorithms; Physical design; Formal verification; Algorithms implemented in VLSI systems; Systems engineering; Heterogeneous systems.