基于FinFET技术的3.3 v三叠开关电容数字PA

IF 4.5 1区 工程技术 Q2 ENGINEERING, ELECTRICAL & ELECTRONIC
Naor R. Shay;Eran Socher;Ofir Degani
{"title":"基于FinFET技术的3.3 v三叠开关电容数字PA","authors":"Naor R. Shay;Eran Socher;Ofir Degani","doi":"10.1109/TMTT.2024.3509493","DOIUrl":null,"url":null,"abstract":"This work proposes and analyzes a new circuit topology that enables reliable triple-transistor stacking in the switched-capacitor digital power amplifier (SC-DPA) working from a 3.3-V supply, about three times the process maximum allowed voltage across the transistor nodes (<inline-formula> <tex-math>$V_{D,\\text {Max}}$ </tex-math></inline-formula>). The proposed topology employs capacitive feedback (CF) to meet device voltage constraints. Higher supply voltage usage results in reduced supply ripples and improved memory effects while allowing higher power watt-level SC-DPA. A 5–7-GHz, dual-core Doherty-like combining SC-DPA prototype was implemented and integrated into an all-digital polar transmitter (DPTX) using 16-nm FinFET CMOS technology. The SC-DPA demonstrates a maximum power (<inline-formula> <tex-math>$P_{\\max }$ </tex-math></inline-formula>)/power efficiency (PE) of 30.15 dBm/34.7% at 5.2 GHz. An error vector magnitude (EVM)/power consumption of −38 dB/830 mW is measured at 6.1-GHz and 9-dB BO (dBBO) from <inline-formula> <tex-math>$P_{\\max }$ </tex-math></inline-formula>, thus meeting MCS13 4096-QAM OFDM Wi-Fi7 requirement. The high-temperature operating life (HTOL) accelerating aging test was performed showing the ability to meet the expected lifetime of the device with only 0.5-dB <inline-formula> <tex-math>$P_{\\max }$ </tex-math></inline-formula> degradation.","PeriodicalId":13272,"journal":{"name":"IEEE Transactions on Microwave Theory and Techniques","volume":"73 4","pages":"1964-1974"},"PeriodicalIF":4.5000,"publicationDate":"2024-12-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A Watt-Level, 3.3-V Triple-Stack Switched Capacitor Digital PA in FinFET Technology\",\"authors\":\"Naor R. Shay;Eran Socher;Ofir Degani\",\"doi\":\"10.1109/TMTT.2024.3509493\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work proposes and analyzes a new circuit topology that enables reliable triple-transistor stacking in the switched-capacitor digital power amplifier (SC-DPA) working from a 3.3-V supply, about three times the process maximum allowed voltage across the transistor nodes (<inline-formula> <tex-math>$V_{D,\\\\text {Max}}$ </tex-math></inline-formula>). The proposed topology employs capacitive feedback (CF) to meet device voltage constraints. Higher supply voltage usage results in reduced supply ripples and improved memory effects while allowing higher power watt-level SC-DPA. A 5–7-GHz, dual-core Doherty-like combining SC-DPA prototype was implemented and integrated into an all-digital polar transmitter (DPTX) using 16-nm FinFET CMOS technology. The SC-DPA demonstrates a maximum power (<inline-formula> <tex-math>$P_{\\\\max }$ </tex-math></inline-formula>)/power efficiency (PE) of 30.15 dBm/34.7% at 5.2 GHz. An error vector magnitude (EVM)/power consumption of −38 dB/830 mW is measured at 6.1-GHz and 9-dB BO (dBBO) from <inline-formula> <tex-math>$P_{\\\\max }$ </tex-math></inline-formula>, thus meeting MCS13 4096-QAM OFDM Wi-Fi7 requirement. The high-temperature operating life (HTOL) accelerating aging test was performed showing the ability to meet the expected lifetime of the device with only 0.5-dB <inline-formula> <tex-math>$P_{\\\\max }$ </tex-math></inline-formula> degradation.\",\"PeriodicalId\":13272,\"journal\":{\"name\":\"IEEE Transactions on Microwave Theory and Techniques\",\"volume\":\"73 4\",\"pages\":\"1964-1974\"},\"PeriodicalIF\":4.5000,\"publicationDate\":\"2024-12-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE Transactions on Microwave Theory and Techniques\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://ieeexplore.ieee.org/document/10786492/\",\"RegionNum\":1,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q2\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Transactions on Microwave Theory and Techniques","FirstCategoryId":"5","ListUrlMain":"https://ieeexplore.ieee.org/document/10786492/","RegionNum":1,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

摘要

这项工作提出并分析了一种新的电路拓扑结构,该拓扑结构可以在3.3 v电源下的开关电容数字功率放大器(SC-DPA)中实现可靠的三晶体管堆叠,大约是晶体管节点上最大允许电压的三倍($V_{D,\text {Max}}$)。所提出的拓扑结构采用电容反馈(CF)来满足器件电压约束。更高的供电电压使用导致减少供电波动和改善的记忆效应,同时允许更高的功率瓦级SC-DPA。采用16纳米FinFET CMOS技术实现了5 - 7 ghz双核Doherty-like结合SC-DPA原型机,并将其集成到全数字极极发射机(DPTX)中。SC-DPA在5.2 GHz时的最大功率($P_{\max}$)/功率效率(PE)为30.15 dBm/34.7%。在6.1 ghz和$P_{\max}$的9 dBBO (dBBO)下测量的误差矢量幅度(EVM)/功耗为- 38 dB/830 mW,从而满足MCS13 4096-QAM OFDM Wi-Fi7要求。进行了高温工作寿命(HTOL)加速老化试验,结果表明该器件在仅0.5 db $P_{\max}$退化的情况下能够满足预期寿命。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A Watt-Level, 3.3-V Triple-Stack Switched Capacitor Digital PA in FinFET Technology
This work proposes and analyzes a new circuit topology that enables reliable triple-transistor stacking in the switched-capacitor digital power amplifier (SC-DPA) working from a 3.3-V supply, about three times the process maximum allowed voltage across the transistor nodes ( $V_{D,\text {Max}}$ ). The proposed topology employs capacitive feedback (CF) to meet device voltage constraints. Higher supply voltage usage results in reduced supply ripples and improved memory effects while allowing higher power watt-level SC-DPA. A 5–7-GHz, dual-core Doherty-like combining SC-DPA prototype was implemented and integrated into an all-digital polar transmitter (DPTX) using 16-nm FinFET CMOS technology. The SC-DPA demonstrates a maximum power ( $P_{\max }$ )/power efficiency (PE) of 30.15 dBm/34.7% at 5.2 GHz. An error vector magnitude (EVM)/power consumption of −38 dB/830 mW is measured at 6.1-GHz and 9-dB BO (dBBO) from $P_{\max }$ , thus meeting MCS13 4096-QAM OFDM Wi-Fi7 requirement. The high-temperature operating life (HTOL) accelerating aging test was performed showing the ability to meet the expected lifetime of the device with only 0.5-dB $P_{\max }$ degradation.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
IEEE Transactions on Microwave Theory and Techniques
IEEE Transactions on Microwave Theory and Techniques 工程技术-工程:电子与电气
CiteScore
8.60
自引率
18.60%
发文量
486
审稿时长
6 months
期刊介绍: The IEEE Transactions on Microwave Theory and Techniques focuses on that part of engineering and theory associated with microwave/millimeter-wave components, devices, circuits, and systems involving the generation, modulation, demodulation, control, transmission, and detection of microwave signals. This includes scientific, technical, and industrial, activities. Microwave theory and techniques relates to electromagnetic waves usually in the frequency region between a few MHz and a THz; other spectral regions and wave types are included within the scope of the Society whenever basic microwave theory and techniques can yield useful results. Generally, this occurs in the theory of wave propagation in structures with dimensions comparable to a wavelength, and in the related techniques for analysis and design.
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信