Hyangwoo Kim, Yijoon Kim, Kyounghwan Oh, Ju Hong Park, Chang-Ki Baek
{"title":"基于异质结带隙工程的肖特基势垒存储器,可实现高密度和低功耗保持。","authors":"Hyangwoo Kim, Yijoon Kim, Kyounghwan Oh, Ju Hong Park, Chang-Ki Baek","doi":"10.1186/s11671-024-04106-5","DOIUrl":null,"url":null,"abstract":"<div><p>Dynamic random-access memory (DRAM) has been scaled down to meet high-density, high-speed, and low-power memory requirements. However, conventional DRAM has limitations in achieving memory reliability, especially sufficient capacitance to distinguish memory states. While there have been attempts to enhance capacitor technology, these solutions increase manufacturing cost and complexity. Additionally, Silicon-based capacitorless memories have been reported, but they still suffer from serious difficulties regarding reliability and power consumption. Here, we propose a novel Schottky barrier memory (SBRAM), which is free of the complex capacitor structure and features a heterojunction based on bandgap engineering. SBRAM can be configured as vertical cross-point arrays, which enables high-density integration with a 4F<sup>2</sup> footprint. In particular, the Schottky junction significantly reduces the reverse leakage current, preventing sneak current paths that cause leakage currents and readout errors during array operation. Moreover, the heterojunction physically divides the storage region into two regions, resulting in three distinct resistive states and inducing a gradual current slope to ensure sufficient holding margin. These states are determined by the holding voltage (<i>V</i><sub>hold</sub>) applied to the programmed device. When the <i>V</i><sub>hold</sub> is 1.1 V, the programmed state can be maintained with an exceptionally low current of 35.7 fA without a refresh operation.</p></div>","PeriodicalId":51136,"journal":{"name":"Nanoscale Research Letters","volume":"19 1","pages":""},"PeriodicalIF":5.5000,"publicationDate":"2024-10-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"https://www.ncbi.nlm.nih.gov/pmc/articles/PMC11458837/pdf/","citationCount":"0","resultStr":"{\"title\":\"Schottky barrier memory based on heterojunction bandgap engineering for high-density and low-power retention\",\"authors\":\"Hyangwoo Kim, Yijoon Kim, Kyounghwan Oh, Ju Hong Park, Chang-Ki Baek\",\"doi\":\"10.1186/s11671-024-04106-5\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"<div><p>Dynamic random-access memory (DRAM) has been scaled down to meet high-density, high-speed, and low-power memory requirements. However, conventional DRAM has limitations in achieving memory reliability, especially sufficient capacitance to distinguish memory states. While there have been attempts to enhance capacitor technology, these solutions increase manufacturing cost and complexity. Additionally, Silicon-based capacitorless memories have been reported, but they still suffer from serious difficulties regarding reliability and power consumption. Here, we propose a novel Schottky barrier memory (SBRAM), which is free of the complex capacitor structure and features a heterojunction based on bandgap engineering. SBRAM can be configured as vertical cross-point arrays, which enables high-density integration with a 4F<sup>2</sup> footprint. In particular, the Schottky junction significantly reduces the reverse leakage current, preventing sneak current paths that cause leakage currents and readout errors during array operation. Moreover, the heterojunction physically divides the storage region into two regions, resulting in three distinct resistive states and inducing a gradual current slope to ensure sufficient holding margin. These states are determined by the holding voltage (<i>V</i><sub>hold</sub>) applied to the programmed device. When the <i>V</i><sub>hold</sub> is 1.1 V, the programmed state can be maintained with an exceptionally low current of 35.7 fA without a refresh operation.</p></div>\",\"PeriodicalId\":51136,\"journal\":{\"name\":\"Nanoscale Research Letters\",\"volume\":\"19 1\",\"pages\":\"\"},\"PeriodicalIF\":5.5000,\"publicationDate\":\"2024-10-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"https://www.ncbi.nlm.nih.gov/pmc/articles/PMC11458837/pdf/\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Nanoscale Research Letters\",\"FirstCategoryId\":\"88\",\"ListUrlMain\":\"https://link.springer.com/article/10.1186/s11671-024-04106-5\",\"RegionNum\":3,\"RegionCategory\":\"材料科学\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q2\",\"JCRName\":\"MATERIALS SCIENCE, MULTIDISCIPLINARY\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Nanoscale Research Letters","FirstCategoryId":"88","ListUrlMain":"https://link.springer.com/article/10.1186/s11671-024-04106-5","RegionNum":3,"RegionCategory":"材料科学","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"MATERIALS SCIENCE, MULTIDISCIPLINARY","Score":null,"Total":0}
引用次数: 0
摘要
为了满足高密度、高速度和低功耗存储器的要求,动态随机存取存储器(DRAM)的规模不断缩小。然而,传统 DRAM 在实现内存可靠性方面存在局限性,特别是在区分内存状态时需要足够的电容。虽然有人尝试改进电容技术,但这些解决方案增加了制造成本和复杂性。此外,硅基无电容存储器也有报道,但它们在可靠性和功耗方面仍存在严重困难。在这里,我们提出了一种新型肖特基势垒存储器(SBRAM),它没有复杂的电容器结构,具有基于带隙工程的异质结。SBRAM 可配置为垂直交叉点阵列,从而实现了 4F2 基底面的高密度集成。特别是,肖特基结大大降低了反向漏电流,避免了在阵列运行期间造成漏电流和读出错误的潜入电流路径。此外,异质结将存储区域物理地分为两个区域,从而形成三种不同的电阻状态,并产生渐进的电流斜率,以确保足够的保持裕量。这些状态由施加到编程器件上的保持电压 (Vhold) 决定。当 Vhold 为 1.1 V 时,无需刷新操作即可以 35.7 fA 的超低电流维持编程状态。
Schottky barrier memory based on heterojunction bandgap engineering for high-density and low-power retention
Dynamic random-access memory (DRAM) has been scaled down to meet high-density, high-speed, and low-power memory requirements. However, conventional DRAM has limitations in achieving memory reliability, especially sufficient capacitance to distinguish memory states. While there have been attempts to enhance capacitor technology, these solutions increase manufacturing cost and complexity. Additionally, Silicon-based capacitorless memories have been reported, but they still suffer from serious difficulties regarding reliability and power consumption. Here, we propose a novel Schottky barrier memory (SBRAM), which is free of the complex capacitor structure and features a heterojunction based on bandgap engineering. SBRAM can be configured as vertical cross-point arrays, which enables high-density integration with a 4F2 footprint. In particular, the Schottky junction significantly reduces the reverse leakage current, preventing sneak current paths that cause leakage currents and readout errors during array operation. Moreover, the heterojunction physically divides the storage region into two regions, resulting in three distinct resistive states and inducing a gradual current slope to ensure sufficient holding margin. These states are determined by the holding voltage (Vhold) applied to the programmed device. When the Vhold is 1.1 V, the programmed state can be maintained with an exceptionally low current of 35.7 fA without a refresh operation.
期刊介绍:
Nanoscale Research Letters (NRL) provides an interdisciplinary forum for communication of scientific and technological advances in the creation and use of objects at the nanometer scale. NRL is the first nanotechnology journal from a major publisher to be published with Open Access.