{"title":"对 N 位吠陀乘法器的系统探索:追求未来趋势的技术方法路线图","authors":"Hemanshi Chugh, Sonal Singh","doi":"10.1016/j.nancom.2024.100529","DOIUrl":null,"url":null,"abstract":"<div><p>This review article presents a systematic exploration of N-bit Vedic multipliers, focusing on the technological approaches utilized for their front-end and back-end stage implementations. It highlights the diverse simulation tools employed in both stages to develop efficient multiplication units, including the use of hardware description languages for the front end and schematic design with functional verification for the back end stage. Vedic multipliers are becoming increasingly popular as efficient multiplication units, with the latest advancements employing CMOS and Quantum Dot Cellular Automata (QCA) technologies. However, CMOS technology has several limitations in terms of physical, material, power-thermal, technological, and economic factors, leading to the development of QCA as a promising nanotechnology. The article discusses the paradigm shift from CMOS to QCA technology and its benefits and implications. Additionally, the article provides a systematic classification of the diverse application areas where Vedic multipliers are used. By exploring the potential aspects of Vedic multipliers and delving into the technological shift towards QCA, this review article offers valuable insights into their implementation and highlights the vast range of potential applications they may revolutionize.</p></div>","PeriodicalId":54336,"journal":{"name":"Nano Communication Networks","volume":"42 ","pages":"Article 100529"},"PeriodicalIF":2.9000,"publicationDate":"2024-07-31","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Systematic exploration of N-bit Vedic multipliers: A roadmap of technological approaches in pursuit of future trends\",\"authors\":\"Hemanshi Chugh, Sonal Singh\",\"doi\":\"10.1016/j.nancom.2024.100529\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"<div><p>This review article presents a systematic exploration of N-bit Vedic multipliers, focusing on the technological approaches utilized for their front-end and back-end stage implementations. It highlights the diverse simulation tools employed in both stages to develop efficient multiplication units, including the use of hardware description languages for the front end and schematic design with functional verification for the back end stage. Vedic multipliers are becoming increasingly popular as efficient multiplication units, with the latest advancements employing CMOS and Quantum Dot Cellular Automata (QCA) technologies. However, CMOS technology has several limitations in terms of physical, material, power-thermal, technological, and economic factors, leading to the development of QCA as a promising nanotechnology. The article discusses the paradigm shift from CMOS to QCA technology and its benefits and implications. Additionally, the article provides a systematic classification of the diverse application areas where Vedic multipliers are used. By exploring the potential aspects of Vedic multipliers and delving into the technological shift towards QCA, this review article offers valuable insights into their implementation and highlights the vast range of potential applications they may revolutionize.</p></div>\",\"PeriodicalId\":54336,\"journal\":{\"name\":\"Nano Communication Networks\",\"volume\":\"42 \",\"pages\":\"Article 100529\"},\"PeriodicalIF\":2.9000,\"publicationDate\":\"2024-07-31\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Nano Communication Networks\",\"FirstCategoryId\":\"94\",\"ListUrlMain\":\"https://www.sciencedirect.com/science/article/pii/S1878778924000358\",\"RegionNum\":4,\"RegionCategory\":\"计算机科学\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q2\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Nano Communication Networks","FirstCategoryId":"94","ListUrlMain":"https://www.sciencedirect.com/science/article/pii/S1878778924000358","RegionNum":4,"RegionCategory":"计算机科学","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
Systematic exploration of N-bit Vedic multipliers: A roadmap of technological approaches in pursuit of future trends
This review article presents a systematic exploration of N-bit Vedic multipliers, focusing on the technological approaches utilized for their front-end and back-end stage implementations. It highlights the diverse simulation tools employed in both stages to develop efficient multiplication units, including the use of hardware description languages for the front end and schematic design with functional verification for the back end stage. Vedic multipliers are becoming increasingly popular as efficient multiplication units, with the latest advancements employing CMOS and Quantum Dot Cellular Automata (QCA) technologies. However, CMOS technology has several limitations in terms of physical, material, power-thermal, technological, and economic factors, leading to the development of QCA as a promising nanotechnology. The article discusses the paradigm shift from CMOS to QCA technology and its benefits and implications. Additionally, the article provides a systematic classification of the diverse application areas where Vedic multipliers are used. By exploring the potential aspects of Vedic multipliers and delving into the technological shift towards QCA, this review article offers valuable insights into their implementation and highlights the vast range of potential applications they may revolutionize.
期刊介绍:
The Nano Communication Networks Journal is an international, archival and multi-disciplinary journal providing a publication vehicle for complete coverage of all topics of interest to those involved in all aspects of nanoscale communication and networking. Theoretical research contributions presenting new techniques, concepts or analyses; applied contributions reporting on experiences and experiments; and tutorial and survey manuscripts are published.
Nano Communication Networks is a part of the COMNET (Computer Networks) family of journals within Elsevier. The family of journals covers all aspects of networking except nanonetworking, which is the scope of this journal.