对 N 位吠陀乘法器的系统探索:追求未来趋势的技术方法路线图

IF 2.9 4区 计算机科学 Q2 ENGINEERING, ELECTRICAL & ELECTRONIC
Hemanshi Chugh, Sonal Singh
{"title":"对 N 位吠陀乘法器的系统探索:追求未来趋势的技术方法路线图","authors":"Hemanshi Chugh,&nbsp;Sonal Singh","doi":"10.1016/j.nancom.2024.100529","DOIUrl":null,"url":null,"abstract":"<div><p>This review article presents a systematic exploration of N-bit Vedic multipliers, focusing on the technological approaches utilized for their front-end and back-end stage implementations. It highlights the diverse simulation tools employed in both stages to develop efficient multiplication units, including the use of hardware description languages for the front end and schematic design with functional verification for the back end stage. Vedic multipliers are becoming increasingly popular as efficient multiplication units, with the latest advancements employing CMOS and Quantum Dot Cellular Automata (QCA) technologies. However, CMOS technology has several limitations in terms of physical, material, power-thermal, technological, and economic factors, leading to the development of QCA as a promising nanotechnology. The article discusses the paradigm shift from CMOS to QCA technology and its benefits and implications. Additionally, the article provides a systematic classification of the diverse application areas where Vedic multipliers are used. By exploring the potential aspects of Vedic multipliers and delving into the technological shift towards QCA, this review article offers valuable insights into their implementation and highlights the vast range of potential applications they may revolutionize.</p></div>","PeriodicalId":54336,"journal":{"name":"Nano Communication Networks","volume":"42 ","pages":"Article 100529"},"PeriodicalIF":2.9000,"publicationDate":"2024-07-31","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Systematic exploration of N-bit Vedic multipliers: A roadmap of technological approaches in pursuit of future trends\",\"authors\":\"Hemanshi Chugh,&nbsp;Sonal Singh\",\"doi\":\"10.1016/j.nancom.2024.100529\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"<div><p>This review article presents a systematic exploration of N-bit Vedic multipliers, focusing on the technological approaches utilized for their front-end and back-end stage implementations. It highlights the diverse simulation tools employed in both stages to develop efficient multiplication units, including the use of hardware description languages for the front end and schematic design with functional verification for the back end stage. Vedic multipliers are becoming increasingly popular as efficient multiplication units, with the latest advancements employing CMOS and Quantum Dot Cellular Automata (QCA) technologies. However, CMOS technology has several limitations in terms of physical, material, power-thermal, technological, and economic factors, leading to the development of QCA as a promising nanotechnology. The article discusses the paradigm shift from CMOS to QCA technology and its benefits and implications. Additionally, the article provides a systematic classification of the diverse application areas where Vedic multipliers are used. By exploring the potential aspects of Vedic multipliers and delving into the technological shift towards QCA, this review article offers valuable insights into their implementation and highlights the vast range of potential applications they may revolutionize.</p></div>\",\"PeriodicalId\":54336,\"journal\":{\"name\":\"Nano Communication Networks\",\"volume\":\"42 \",\"pages\":\"Article 100529\"},\"PeriodicalIF\":2.9000,\"publicationDate\":\"2024-07-31\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Nano Communication Networks\",\"FirstCategoryId\":\"94\",\"ListUrlMain\":\"https://www.sciencedirect.com/science/article/pii/S1878778924000358\",\"RegionNum\":4,\"RegionCategory\":\"计算机科学\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q2\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Nano Communication Networks","FirstCategoryId":"94","ListUrlMain":"https://www.sciencedirect.com/science/article/pii/S1878778924000358","RegionNum":4,"RegionCategory":"计算机科学","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

摘要

这篇综述文章系统地探讨了 N 位吠陀乘法器,重点介绍了前端和后端阶段实现所采用的技术方法。文章重点介绍了这两个阶段为开发高效乘法单元而采用的各种仿真工具,包括前端阶段使用硬件描述语言,后端阶段使用原理图设计和功能验证。吠陀乘法器作为高效乘法单元越来越受欢迎,其最新进展是采用了 CMOS 和量子点蜂窝自动机 (QCA) 技术。然而,CMOS 技术在物理、材料、功耗-热、技术和经济因素方面存在一些局限性,因此 QCA 成为一种前景广阔的纳米技术。文章讨论了从 CMOS 到 QCA 技术的范式转变及其益处和影响。此外,文章还对吠陀乘法器的各种应用领域进行了系统分类。通过探索吠陀乘法器的潜在方面并深入研究向 QCA 的技术转变,这篇综述文章为吠陀乘法器的实现提供了宝贵的见解,并强调了它们可能带来革命性变化的广泛潜在应用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Systematic exploration of N-bit Vedic multipliers: A roadmap of technological approaches in pursuit of future trends

This review article presents a systematic exploration of N-bit Vedic multipliers, focusing on the technological approaches utilized for their front-end and back-end stage implementations. It highlights the diverse simulation tools employed in both stages to develop efficient multiplication units, including the use of hardware description languages for the front end and schematic design with functional verification for the back end stage. Vedic multipliers are becoming increasingly popular as efficient multiplication units, with the latest advancements employing CMOS and Quantum Dot Cellular Automata (QCA) technologies. However, CMOS technology has several limitations in terms of physical, material, power-thermal, technological, and economic factors, leading to the development of QCA as a promising nanotechnology. The article discusses the paradigm shift from CMOS to QCA technology and its benefits and implications. Additionally, the article provides a systematic classification of the diverse application areas where Vedic multipliers are used. By exploring the potential aspects of Vedic multipliers and delving into the technological shift towards QCA, this review article offers valuable insights into their implementation and highlights the vast range of potential applications they may revolutionize.

求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
Nano Communication Networks
Nano Communication Networks Mathematics-Applied Mathematics
CiteScore
6.00
自引率
6.90%
发文量
14
期刊介绍: The Nano Communication Networks Journal is an international, archival and multi-disciplinary journal providing a publication vehicle for complete coverage of all topics of interest to those involved in all aspects of nanoscale communication and networking. Theoretical research contributions presenting new techniques, concepts or analyses; applied contributions reporting on experiences and experiments; and tutorial and survey manuscripts are published. Nano Communication Networks is a part of the COMNET (Computer Networks) family of journals within Elsevier. The family of journals covers all aspects of networking except nanonetworking, which is the scope of this journal.
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信