用于紧凑型 C 波段线性加速器的下一代 LLRF 控制平台

Chao Liu, Ryan Herbst, Larry Ruckman, Emilio Nanni
{"title":"用于紧凑型 C 波段线性加速器的下一代 LLRF 控制平台","authors":"Chao Liu, Ryan Herbst, Larry Ruckman, Emilio Nanni","doi":"arxiv-2407.18198","DOIUrl":null,"url":null,"abstract":"The Low-Level RF (LLRF) control circuits of linear accelerators (LINACs) are\nconventionally realized with heterodyne based architectures, which have analog\nRF mixers for up and down conversion with discrete data converters. We have\ndeveloped a new LLRF platform for C-band linear accelerator based on the\nFrequency System-on-Chip (RFSoC) device from AMD Xilinx. The integrated data\nconverters in the RFSoC can directly sample the RF signals in C-band and\nperform the up and down mixing digitally. The programmable logic and processors\nrequired for signal processing for the LLRF control system are also included in\na single RFSoC chip. With all the essential components integrated in a device,\nthe RFSoC-based LLRF control platform can be implemented more cost-effectively\nand compactly, which can be applied to a broad range of accelerator\napplications. In this paper, the structure and configuration of the newly\ndeveloped LLRF platform will be described. The LLRF prototype has been tested\nwith high power test setup with a Cool Cooper Collider (C\\(^3\\)) accelerating\nstructure. The LLRF and the solid state amplifier (SSA) loopback setup\ndemonstrated phase jitter in 1 s as low as 115 fs, which is lower than the\nrequirement of C\\(^3\\). The rf signals from the klystron forward and\naccelerating structure captured with peak power up to 16.45 MW will be\npresented and discussed.","PeriodicalId":501318,"journal":{"name":"arXiv - PHYS - Accelerator Physics","volume":"123 1","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2024-07-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Next Generation LLRF Control Platform for Compact C-band Linear Accelerator\",\"authors\":\"Chao Liu, Ryan Herbst, Larry Ruckman, Emilio Nanni\",\"doi\":\"arxiv-2407.18198\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The Low-Level RF (LLRF) control circuits of linear accelerators (LINACs) are\\nconventionally realized with heterodyne based architectures, which have analog\\nRF mixers for up and down conversion with discrete data converters. We have\\ndeveloped a new LLRF platform for C-band linear accelerator based on the\\nFrequency System-on-Chip (RFSoC) device from AMD Xilinx. The integrated data\\nconverters in the RFSoC can directly sample the RF signals in C-band and\\nperform the up and down mixing digitally. The programmable logic and processors\\nrequired for signal processing for the LLRF control system are also included in\\na single RFSoC chip. With all the essential components integrated in a device,\\nthe RFSoC-based LLRF control platform can be implemented more cost-effectively\\nand compactly, which can be applied to a broad range of accelerator\\napplications. In this paper, the structure and configuration of the newly\\ndeveloped LLRF platform will be described. The LLRF prototype has been tested\\nwith high power test setup with a Cool Cooper Collider (C\\\\(^3\\\\)) accelerating\\nstructure. The LLRF and the solid state amplifier (SSA) loopback setup\\ndemonstrated phase jitter in 1 s as low as 115 fs, which is lower than the\\nrequirement of C\\\\(^3\\\\). The rf signals from the klystron forward and\\naccelerating structure captured with peak power up to 16.45 MW will be\\npresented and discussed.\",\"PeriodicalId\":501318,\"journal\":{\"name\":\"arXiv - PHYS - Accelerator Physics\",\"volume\":\"123 1\",\"pages\":\"\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2024-07-25\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"arXiv - PHYS - Accelerator Physics\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/arxiv-2407.18198\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"arXiv - PHYS - Accelerator Physics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/arxiv-2407.18198","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

线性加速器(LINAC)的低电平射频(LLRF)控制电路传统上是通过基于外差的架构实现的,这种架构具有用于上下转换的模拟射频混频器和分立数据转换器。我们基于 AMD Xilinx 公司的频率片上系统 (RFSoC) 设备,为 C 波段线性加速器开发了一种新型 LLRF 平台。RFSoC 中集成的数据转换器可直接对 C 波段射频信号进行采样,并以数字方式执行上下混合。LLRF 控制系统信号处理所需的可编程逻辑和处理器也包含在单个 RFSoC 芯片中。由于所有重要组件都集成在一个器件中,基于 RFSoC 的 LLRF 控制平台可以更经济、更紧凑地实现,可广泛应用于加速器领域。本文将介绍新开发的 LLRF 平台的结构和配置。LLRF原型已经在冷库珀对撞机(Cool Cooper Collider)加速结构的高功率测试装置上进行了测试。LLRF和固态放大器(SSA)环回装置证明,1秒内的相位抖动低至115 fs,低于C(^3)的要求。将介绍和讨论从速调管正向和加速结构捕获的峰值功率高达 16.45 MW 的射频信号。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Next Generation LLRF Control Platform for Compact C-band Linear Accelerator
The Low-Level RF (LLRF) control circuits of linear accelerators (LINACs) are conventionally realized with heterodyne based architectures, which have analog RF mixers for up and down conversion with discrete data converters. We have developed a new LLRF platform for C-band linear accelerator based on the Frequency System-on-Chip (RFSoC) device from AMD Xilinx. The integrated data converters in the RFSoC can directly sample the RF signals in C-band and perform the up and down mixing digitally. The programmable logic and processors required for signal processing for the LLRF control system are also included in a single RFSoC chip. With all the essential components integrated in a device, the RFSoC-based LLRF control platform can be implemented more cost-effectively and compactly, which can be applied to a broad range of accelerator applications. In this paper, the structure and configuration of the newly developed LLRF platform will be described. The LLRF prototype has been tested with high power test setup with a Cool Cooper Collider (C\(^3\)) accelerating structure. The LLRF and the solid state amplifier (SSA) loopback setup demonstrated phase jitter in 1 s as low as 115 fs, which is lower than the requirement of C\(^3\). The rf signals from the klystron forward and accelerating structure captured with peak power up to 16.45 MW will be presented and discussed.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信