用于抑制共模电压和环流的并联三相两电平逆变器的改进控制方法

IF 6.3 2区 计算机科学 Q1 AUTOMATION & CONTROL SYSTEMS
{"title":"用于抑制共模电压和环流的并联三相两电平逆变器的改进控制方法","authors":"","doi":"10.1016/j.isatra.2024.05.034","DOIUrl":null,"url":null,"abstract":"<div><p>The paralleled configuration of three-phase two-level (3P2L) inverters has been put forward to increase the output power rating, operating efficiency, and system reliability. Nevertheless, this architecture brings about the serious circulating current problem, which distorts the quality of output currents, results in additional power losses, and reduces the system efficiency. Another problem is the common-mode voltage (CMV), which causes electromagnetic interference and threatens the safe operation of the system. There exists interconnection between these two issues in the paralleled 3P2L inverters. To suppress the CMV and circulating current simultaneously, an improved control method is presented. At first, the discrete model of paralleled 3P2L inverters is established, based on which the improved control method is designed to restrain the circulating current, while the parameter tuning is avoided. In addition, the zero-sequence component injection associated with the optimized configuration of carrier phase is conducted, and the CMV magnitude of each inverter is limited within one-sixth of dc-side voltage. When comparing with the traditional space vector modulation (SVM) approach, the CMV magnitude is restrained by two-thirds by the presented method. The hardware-based evaluation results have been provided to validate the presented approach.</p></div>","PeriodicalId":14660,"journal":{"name":"ISA transactions","volume":"151 ","pages":"Pages 423-436"},"PeriodicalIF":6.3000,"publicationDate":"2024-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Improved control method of the paralleled three-phase two-level inverters for common-mode voltage and circulating current suppression\",\"authors\":\"\",\"doi\":\"10.1016/j.isatra.2024.05.034\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"<div><p>The paralleled configuration of three-phase two-level (3P2L) inverters has been put forward to increase the output power rating, operating efficiency, and system reliability. Nevertheless, this architecture brings about the serious circulating current problem, which distorts the quality of output currents, results in additional power losses, and reduces the system efficiency. Another problem is the common-mode voltage (CMV), which causes electromagnetic interference and threatens the safe operation of the system. There exists interconnection between these two issues in the paralleled 3P2L inverters. To suppress the CMV and circulating current simultaneously, an improved control method is presented. At first, the discrete model of paralleled 3P2L inverters is established, based on which the improved control method is designed to restrain the circulating current, while the parameter tuning is avoided. In addition, the zero-sequence component injection associated with the optimized configuration of carrier phase is conducted, and the CMV magnitude of each inverter is limited within one-sixth of dc-side voltage. When comparing with the traditional space vector modulation (SVM) approach, the CMV magnitude is restrained by two-thirds by the presented method. The hardware-based evaluation results have been provided to validate the presented approach.</p></div>\",\"PeriodicalId\":14660,\"journal\":{\"name\":\"ISA transactions\",\"volume\":\"151 \",\"pages\":\"Pages 423-436\"},\"PeriodicalIF\":6.3000,\"publicationDate\":\"2024-08-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ISA transactions\",\"FirstCategoryId\":\"94\",\"ListUrlMain\":\"https://www.sciencedirect.com/science/article/pii/S0019057824002374\",\"RegionNum\":2,\"RegionCategory\":\"计算机科学\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q1\",\"JCRName\":\"AUTOMATION & CONTROL SYSTEMS\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ISA transactions","FirstCategoryId":"94","ListUrlMain":"https://www.sciencedirect.com/science/article/pii/S0019057824002374","RegionNum":2,"RegionCategory":"计算机科学","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q1","JCRName":"AUTOMATION & CONTROL SYSTEMS","Score":null,"Total":0}
引用次数: 0

摘要

三相两电平(3P2L)逆变器的并联配置可提高输出额定功率、运行效率和系统可靠性。然而,这种结构带来了严重的环流问题,扭曲了输出电流的质量,导致额外的功率损耗,并降低了系统效率。另一个问题是共模电压(CMV),它会造成电磁干扰,威胁系统的安全运行。这两个问题在并联 3P2L 逆变器中相互关联。为了同时抑制 CMV 和环流,本文提出了一种改进的控制方法。首先,建立了并联 3P2L 逆变器的离散模型,在此基础上设计了改进的控制方法来抑制环流,同时避免了参数调整。此外,还进行了与载波相位优化配置相关的零序分量注入,并将每个逆变器的 CMV 幅值限制在直流侧电压的六分之一以内。与传统的空间矢量调制(SVM)方法相比,所提出的方法将 CMV 幅值限制了三分之二。基于硬件的评估结果验证了所提出的方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Improved control method of the paralleled three-phase two-level inverters for common-mode voltage and circulating current suppression

The paralleled configuration of three-phase two-level (3P2L) inverters has been put forward to increase the output power rating, operating efficiency, and system reliability. Nevertheless, this architecture brings about the serious circulating current problem, which distorts the quality of output currents, results in additional power losses, and reduces the system efficiency. Another problem is the common-mode voltage (CMV), which causes electromagnetic interference and threatens the safe operation of the system. There exists interconnection between these two issues in the paralleled 3P2L inverters. To suppress the CMV and circulating current simultaneously, an improved control method is presented. At first, the discrete model of paralleled 3P2L inverters is established, based on which the improved control method is designed to restrain the circulating current, while the parameter tuning is avoided. In addition, the zero-sequence component injection associated with the optimized configuration of carrier phase is conducted, and the CMV magnitude of each inverter is limited within one-sixth of dc-side voltage. When comparing with the traditional space vector modulation (SVM) approach, the CMV magnitude is restrained by two-thirds by the presented method. The hardware-based evaluation results have been provided to validate the presented approach.

求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
ISA transactions
ISA transactions 工程技术-工程:综合
CiteScore
11.70
自引率
12.30%
发文量
824
审稿时长
4.4 months
期刊介绍: ISA Transactions serves as a platform for showcasing advancements in measurement and automation, catering to both industrial practitioners and applied researchers. It covers a wide array of topics within measurement, including sensors, signal processing, data analysis, and fault detection, supported by techniques such as artificial intelligence and communication systems. Automation topics encompass control strategies, modelling, system reliability, and maintenance, alongside optimization and human-machine interaction. The journal targets research and development professionals in control systems, process instrumentation, and automation from academia and industry.
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信