针对低功耗应用的带 ADL 缓冲器的全局 RC 互连器件

Q3 Engineering
Himani Bhardwaj, Shruti Jain, Harsh Sohal
{"title":"针对低功耗应用的带 ADL 缓冲器的全局 RC 互连器件","authors":"Himani Bhardwaj, Shruti Jain, Harsh Sohal","doi":"10.2174/0118764029298466240508091306","DOIUrl":null,"url":null,"abstract":"\n\nInterconnects are an essential requirement for any circuit completion. They\nare utilised to connect two or more blocks, yet when creating a circuit, certain problems have been\nobserved. Scaling back technology is one such problem.\n\n\n\nWith technology scaled down their aspects change which can straightforwardly affect the\ncircuit boundaries. Because of this, the time constant and power consumption in the interconnect circuits\nhas increased. Certain wire (RC) models and techniques have previously been characterized to\ncontrol these performance parameters however in this paper, authors have proposed a new interconnect\nstructure with a buffer insertion technique using adiabatic dynamic logic (ADL).\n\n\n\nTo optimise power, a Schmitt trigger is inserted as a buffer between lengthy interconnect\ncircuits utilising an energy-recovery mechanism. The TSPICE tool is used to model and simulate the\nentire circuit.\n\n\n\nThe suggested model's performance is compared to that of other cutting-edge methods.\n\n\n\nThe complete circuits are modelled and simulated using the SPICE tool. A performance comparison is done between the existing model and the proposed model.\n","PeriodicalId":18543,"journal":{"name":"Micro and Nanosystems","volume":" 18","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2024-05-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Global RC Interconnects with ADL Buffers for Low-Power Applications\",\"authors\":\"Himani Bhardwaj, Shruti Jain, Harsh Sohal\",\"doi\":\"10.2174/0118764029298466240508091306\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"\\n\\nInterconnects are an essential requirement for any circuit completion. They\\nare utilised to connect two or more blocks, yet when creating a circuit, certain problems have been\\nobserved. Scaling back technology is one such problem.\\n\\n\\n\\nWith technology scaled down their aspects change which can straightforwardly affect the\\ncircuit boundaries. Because of this, the time constant and power consumption in the interconnect circuits\\nhas increased. Certain wire (RC) models and techniques have previously been characterized to\\ncontrol these performance parameters however in this paper, authors have proposed a new interconnect\\nstructure with a buffer insertion technique using adiabatic dynamic logic (ADL).\\n\\n\\n\\nTo optimise power, a Schmitt trigger is inserted as a buffer between lengthy interconnect\\ncircuits utilising an energy-recovery mechanism. The TSPICE tool is used to model and simulate the\\nentire circuit.\\n\\n\\n\\nThe suggested model's performance is compared to that of other cutting-edge methods.\\n\\n\\n\\nThe complete circuits are modelled and simulated using the SPICE tool. A performance comparison is done between the existing model and the proposed model.\\n\",\"PeriodicalId\":18543,\"journal\":{\"name\":\"Micro and Nanosystems\",\"volume\":\" 18\",\"pages\":\"\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2024-05-17\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Micro and Nanosystems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.2174/0118764029298466240508091306\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q3\",\"JCRName\":\"Engineering\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Micro and Nanosystems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.2174/0118764029298466240508091306","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"Engineering","Score":null,"Total":0}
引用次数: 0

摘要

互连是完成任何电路的基本要求。然而,在创建电路时,我们发现了一些问题。技术缩减就是其中一个问题。随着技术的缩减,其各个方面都会发生变化,从而直接影响电路边界。因此,互联电路的时间常数和功耗都有所增加。为了优化功耗,作者在冗长的互连电路之间插入了施密特触发器作为缓冲器,利用能量回收机制。使用 TSPICE 工具对整个电路进行建模和仿真,并将建议模型的性能与其他先进方法的性能进行比较。使用 SPICE 工具对整个电路进行建模和仿真,并对现有模型和建议的模型进行性能比较。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Global RC Interconnects with ADL Buffers for Low-Power Applications
Interconnects are an essential requirement for any circuit completion. They are utilised to connect two or more blocks, yet when creating a circuit, certain problems have been observed. Scaling back technology is one such problem. With technology scaled down their aspects change which can straightforwardly affect the circuit boundaries. Because of this, the time constant and power consumption in the interconnect circuits has increased. Certain wire (RC) models and techniques have previously been characterized to control these performance parameters however in this paper, authors have proposed a new interconnect structure with a buffer insertion technique using adiabatic dynamic logic (ADL). To optimise power, a Schmitt trigger is inserted as a buffer between lengthy interconnect circuits utilising an energy-recovery mechanism. The TSPICE tool is used to model and simulate the entire circuit. The suggested model's performance is compared to that of other cutting-edge methods. The complete circuits are modelled and simulated using the SPICE tool. A performance comparison is done between the existing model and the proposed model.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
Micro and Nanosystems
Micro and Nanosystems Engineering-Building and Construction
CiteScore
1.60
自引率
0.00%
发文量
50
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信