{"title":"和预测加法器的设计与分析","authors":"Chia-Heng Yen , Jin-Tai Yan","doi":"10.1016/j.vlsi.2024.102139","DOIUrl":null,"url":null,"abstract":"<div><p><span>It is well known that addition is an essential arithmetic operation<span> in multi-medium applications, wireless applications and multiplication. Based on the predictable sum bits in the addition of two n-bit integers, the logical circuit of an n-bit sum-prediction adder can be constructed and the hardware overhead and the static timing delay of the proposed n-bit sum-prediction adder can be analyzed. In the design of an n-bit sum-prediction adder, the predictable carry bits can lead to the generation of the predictable sum bits in the addition of two n-bit integers. Based on the generation of the predictable sum bits, the carry propagation on a longer link of NMOS transistors can be separated into some carry propagation on some shorter links and the unknown sum bits can be divided into some sum blocks. Furthermore, the unknown sum bits inside each sum block can be generated by propagating the predicted sum bits. For the comparison of the average power and the timing delay in 90 nm technology on the RCAs using full adders, 2-bit CLA blocks, 4-bit CLA blocks, 1-bit CSA blocks, 2-bit CSA blocks or 4-bit CSA blocks, the proposed sum-prediction adder can reduce 5.</span></span><em>9 %, 30</em>.<em>7 %, 45.0 %, 18.1 %, 18.8 % and 19.0 % of the average power and reduce 35</em>.<em>0 %, 41</em>.<em>4 %, 12.5 %, 72.3 %, 67.1 % and 62.7 % of the timing delay on the average, respectively.</em></p></div>","PeriodicalId":54973,"journal":{"name":"Integration-The Vlsi Journal","volume":null,"pages":null},"PeriodicalIF":2.2000,"publicationDate":"2024-01-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design and analysis of sum-prediction adder\",\"authors\":\"Chia-Heng Yen , Jin-Tai Yan\",\"doi\":\"10.1016/j.vlsi.2024.102139\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"<div><p><span>It is well known that addition is an essential arithmetic operation<span> in multi-medium applications, wireless applications and multiplication. Based on the predictable sum bits in the addition of two n-bit integers, the logical circuit of an n-bit sum-prediction adder can be constructed and the hardware overhead and the static timing delay of the proposed n-bit sum-prediction adder can be analyzed. In the design of an n-bit sum-prediction adder, the predictable carry bits can lead to the generation of the predictable sum bits in the addition of two n-bit integers. Based on the generation of the predictable sum bits, the carry propagation on a longer link of NMOS transistors can be separated into some carry propagation on some shorter links and the unknown sum bits can be divided into some sum blocks. Furthermore, the unknown sum bits inside each sum block can be generated by propagating the predicted sum bits. For the comparison of the average power and the timing delay in 90 nm technology on the RCAs using full adders, 2-bit CLA blocks, 4-bit CLA blocks, 1-bit CSA blocks, 2-bit CSA blocks or 4-bit CSA blocks, the proposed sum-prediction adder can reduce 5.</span></span><em>9 %, 30</em>.<em>7 %, 45.0 %, 18.1 %, 18.8 % and 19.0 % of the average power and reduce 35</em>.<em>0 %, 41</em>.<em>4 %, 12.5 %, 72.3 %, 67.1 % and 62.7 % of the timing delay on the average, respectively.</em></p></div>\",\"PeriodicalId\":54973,\"journal\":{\"name\":\"Integration-The Vlsi Journal\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":2.2000,\"publicationDate\":\"2024-01-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Integration-The Vlsi Journal\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://www.sciencedirect.com/science/article/pii/S0167926024000026\",\"RegionNum\":3,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q3\",\"JCRName\":\"COMPUTER SCIENCE, HARDWARE & ARCHITECTURE\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Integration-The Vlsi Journal","FirstCategoryId":"5","ListUrlMain":"https://www.sciencedirect.com/science/article/pii/S0167926024000026","RegionNum":3,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"COMPUTER SCIENCE, HARDWARE & ARCHITECTURE","Score":null,"Total":0}
It is well known that addition is an essential arithmetic operation in multi-medium applications, wireless applications and multiplication. Based on the predictable sum bits in the addition of two n-bit integers, the logical circuit of an n-bit sum-prediction adder can be constructed and the hardware overhead and the static timing delay of the proposed n-bit sum-prediction adder can be analyzed. In the design of an n-bit sum-prediction adder, the predictable carry bits can lead to the generation of the predictable sum bits in the addition of two n-bit integers. Based on the generation of the predictable sum bits, the carry propagation on a longer link of NMOS transistors can be separated into some carry propagation on some shorter links and the unknown sum bits can be divided into some sum blocks. Furthermore, the unknown sum bits inside each sum block can be generated by propagating the predicted sum bits. For the comparison of the average power and the timing delay in 90 nm technology on the RCAs using full adders, 2-bit CLA blocks, 4-bit CLA blocks, 1-bit CSA blocks, 2-bit CSA blocks or 4-bit CSA blocks, the proposed sum-prediction adder can reduce 5.9 %, 30.7 %, 45.0 %, 18.1 %, 18.8 % and 19.0 % of the average power and reduce 35.0 %, 41.4 %, 12.5 %, 72.3 %, 67.1 % and 62.7 % of the timing delay on the average, respectively.
期刊介绍:
Integration''s aim is to cover every aspect of the VLSI area, with an emphasis on cross-fertilization between various fields of science, and the design, verification, test and applications of integrated circuits and systems, as well as closely related topics in process and device technologies. Individual issues will feature peer-reviewed tutorials and articles as well as reviews of recent publications. The intended coverage of the journal can be assessed by examining the following (non-exclusive) list of topics:
Specification methods and languages; Analog/Digital Integrated Circuits and Systems; VLSI architectures; Algorithms, methods and tools for modeling, simulation, synthesis and verification of integrated circuits and systems of any complexity; Embedded systems; High-level synthesis for VLSI systems; Logic synthesis and finite automata; Testing, design-for-test and test generation algorithms; Physical design; Formal verification; Algorithms implemented in VLSI systems; Systems engineering; Heterogeneous systems.