基于电压转换特性判定点的管道模数转换器数字背景校正技术

IF 1.2 4区 工程技术 Q4 COMPUTER SCIENCE, HARDWARE & ARCHITECTURE
Kourosh Ghanbari, Ebrahim Farshidi, Navid Alaei Sheini
{"title":"基于电压转换特性判定点的管道模数转换器数字背景校正技术","authors":"Kourosh Ghanbari,&nbsp;Ebrahim Farshidi,&nbsp;Navid Alaei Sheini","doi":"10.1007/s10470-023-02196-2","DOIUrl":null,"url":null,"abstract":"<div><p>A new technique is introduced for digital background calibration in pipeline analog to digital converters (ADCs). The technique is based on the decision points of the voltage transfer characteristic (VTC) of the pipeline stages, which means the residual VTC is used to estimate the output code of the decision points. By applying the proposed technique, the capacitor mismatch error, the residual amplifier error, and the nonlinearity errors are corrected. To attain proper decision points, the sub-ADC is considered and one of its threshold levels is changed. The mathematical relations of the errors are extracted, and then by applying error coefficients to the final digital outputs, the pipeline ACD is calibrated. This method has a simple digital logic and does not require a particular analog circuit. The proposed technique is applied to the first five stages of a 12-bit 100 MS/s pipeline ADC, and about 0.7 × 10<sup>6</sup> samples are used. The results show that the presented technique improves the signal-to-noise and distortion ratio (SNDR) and spurious-free dynamic range (SFDR) from 34.1 and 35.1 dB to 69.2 and 77.6 dB, respectively.</p></div>","PeriodicalId":7827,"journal":{"name":"Analog Integrated Circuits and Signal Processing","volume":null,"pages":null},"PeriodicalIF":1.2000,"publicationDate":"2023-11-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A new digital background calibration technique for pipeline analog to digital converters using decision points of the voltage transfer characteristics\",\"authors\":\"Kourosh Ghanbari,&nbsp;Ebrahim Farshidi,&nbsp;Navid Alaei Sheini\",\"doi\":\"10.1007/s10470-023-02196-2\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"<div><p>A new technique is introduced for digital background calibration in pipeline analog to digital converters (ADCs). The technique is based on the decision points of the voltage transfer characteristic (VTC) of the pipeline stages, which means the residual VTC is used to estimate the output code of the decision points. By applying the proposed technique, the capacitor mismatch error, the residual amplifier error, and the nonlinearity errors are corrected. To attain proper decision points, the sub-ADC is considered and one of its threshold levels is changed. The mathematical relations of the errors are extracted, and then by applying error coefficients to the final digital outputs, the pipeline ACD is calibrated. This method has a simple digital logic and does not require a particular analog circuit. The proposed technique is applied to the first five stages of a 12-bit 100 MS/s pipeline ADC, and about 0.7 × 10<sup>6</sup> samples are used. The results show that the presented technique improves the signal-to-noise and distortion ratio (SNDR) and spurious-free dynamic range (SFDR) from 34.1 and 35.1 dB to 69.2 and 77.6 dB, respectively.</p></div>\",\"PeriodicalId\":7827,\"journal\":{\"name\":\"Analog Integrated Circuits and Signal Processing\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":1.2000,\"publicationDate\":\"2023-11-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Analog Integrated Circuits and Signal Processing\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://link.springer.com/article/10.1007/s10470-023-02196-2\",\"RegionNum\":4,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q4\",\"JCRName\":\"COMPUTER SCIENCE, HARDWARE & ARCHITECTURE\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Analog Integrated Circuits and Signal Processing","FirstCategoryId":"5","ListUrlMain":"https://link.springer.com/article/10.1007/s10470-023-02196-2","RegionNum":4,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"COMPUTER SCIENCE, HARDWARE & ARCHITECTURE","Score":null,"Total":0}
引用次数: 0

摘要

介绍了一种新的流水线模数转换器(adc)数字背景校正技术。该技术基于管道级电压转移特性的决策点,即利用剩余的电压转移特性来估计决策点的输出代码。采用该方法可对电容失配误差、放大器残余误差和非线性误差进行校正。为了获得适当的决策点,考虑子adc并改变其阈值水平之一。提取误差的数学关系,然后将误差系数应用于最终的数字输出,对流水线ACD进行校准。该方法具有简单的数字逻辑,不需要特殊的模拟电路。该技术应用于12位100ms /s流水线ADC的前5级,使用了约0.7 × 106个采样。结果表明,该技术将信噪比和失真比(SNDR)和无杂散动态范围(SFDR)分别从34.1和35.1 dB提高到69.2和77.6 dB。
本文章由计算机程序翻译,如有差异,请以英文原文为准。

A new digital background calibration technique for pipeline analog to digital converters using decision points of the voltage transfer characteristics

A new digital background calibration technique for pipeline analog to digital converters using decision points of the voltage transfer characteristics

A new digital background calibration technique for pipeline analog to digital converters using decision points of the voltage transfer characteristics

A new technique is introduced for digital background calibration in pipeline analog to digital converters (ADCs). The technique is based on the decision points of the voltage transfer characteristic (VTC) of the pipeline stages, which means the residual VTC is used to estimate the output code of the decision points. By applying the proposed technique, the capacitor mismatch error, the residual amplifier error, and the nonlinearity errors are corrected. To attain proper decision points, the sub-ADC is considered and one of its threshold levels is changed. The mathematical relations of the errors are extracted, and then by applying error coefficients to the final digital outputs, the pipeline ACD is calibrated. This method has a simple digital logic and does not require a particular analog circuit. The proposed technique is applied to the first five stages of a 12-bit 100 MS/s pipeline ADC, and about 0.7 × 106 samples are used. The results show that the presented technique improves the signal-to-noise and distortion ratio (SNDR) and spurious-free dynamic range (SFDR) from 34.1 and 35.1 dB to 69.2 and 77.6 dB, respectively.

求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
Analog Integrated Circuits and Signal Processing
Analog Integrated Circuits and Signal Processing 工程技术-工程:电子与电气
CiteScore
0.30
自引率
7.10%
发文量
141
审稿时长
7.3 months
期刊介绍: Analog Integrated Circuits and Signal Processing is an archival peer reviewed journal dedicated to the design and application of analog, radio frequency (RF), and mixed signal integrated circuits (ICs) as well as signal processing circuits and systems. It features both new research results and tutorial views and reflects the large volume of cutting-edge research activity in the worldwide field today. A partial list of topics includes analog and mixed signal interface circuits and systems; analog and RFIC design; data converters; active-RC, switched-capacitor, and continuous-time integrated filters; mixed analog/digital VLSI systems; wireless radio transceivers; clock and data recovery circuits; and high speed optoelectronic circuits and systems.
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信